Impact of negative-bias temperature instability in nanoscale SRAM array: Modeling and analysis

被引:106
作者
Kang, Kunhyuk [1 ]
Kufluoglu, Haldun [1 ]
Roy, Kaushik [1 ]
Alam, Muhammad Ashraful [1 ]
机构
[1] Purdue Univ, W Lafayette, IN 47907 USA
基金
美国国家科学基金会;
关键词
negative-bias temperature instability (NBTI); parametric failures; reliability; SRAM; DEGRADATION;
D O I
10.1109/TCAD.2007.896317
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
One of the major reliability concerns in nanoscale very large-scale integration design is the time-dependent negative-bias-temperature-instability (NBTI) degradation. Due to the higher operating temperature and increasing vertical oxide field, threshold voltage (V-t) of PMOS transistors can increase with time under NBTI. In this paper, we examine the impact of NBTI degradation in memory elements of digital circuits, focusing on the conventional 6T-SRAM-array topology. An analytical expression for the time-dependent V-t degradation in PMOS transistors based on the empirical reaction-diffusion (RD) framework was employed for our analysis. Using the RD-based V-t model, we analytically examine the impact of NBTI degradation in critical performance parameters of SRAM array. These parameters include the following: 1) static noise margin; 2) statistical READ and WRITE stability; 3) parametric yield; and 4) standby leakage current (I-DDQ). We show that due to NBTI, READ stability of SRAM cell degrades, while WRITE stability and standby leakage improve with time. Furthermore, by carefully examining the degradation in leakage current due to NBTI, it is possible to characterize and predict the lifetime behavior of NBTI degradation in real circuit operation.
引用
收藏
页码:1770 / 1781
页数:12
相关论文
共 33 条
[1]   Behavior of NBTI under AC dynamic circuit conditions [J].
Abadeer, W ;
Ellis, W .
41ST ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2003, :17-22
[2]  
Alam MA, 2003, 2003 IEEE INTERNATIONAL ELECTRON DEVICES MEETING, TECHNICAL DIGEST, P345
[3]  
[Anonymous], 2006, P IEEE ACM INT C COM
[4]  
[Anonymous], 1999, P S VLSI TECH
[5]  
[Anonymous], 2002, Predictive Technology Model
[6]   The impact of intrinsic device fluctuations on CMOS SRAM cell stability [J].
Bhavnagarwala, AJ ;
Tang, XH ;
Meindl, JD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (04) :658-665
[7]   A comprehensive framework for predictive modeling of negative bias temperature instability [J].
Chakravarthi, S ;
Krishnan, AT ;
Reddy, V ;
Machala, CF ;
Krishnan, S .
2004 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS, 2004, :273-282
[8]  
Chang IJ, 2005, IEEE CUST INTEGR CIR, P439
[9]   Dynamic NBTI of pMOS transistors and its impact on device lifetime [J].
Chen, G ;
Chuah, KY ;
Li, MF ;
Chan, DS ;
Ang, CH ;
Zheng, JZ ;
Jin, Y ;
Kwong, DL .
41ST ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2003, :196-202
[10]  
Fernandez R., 2006, IEDM