Reduction of Parasitic Capacitance Impact in Low-Power SAR ADC

被引:11
作者
Zhang, Chenglong [1 ]
Wang, Haibo [1 ]
机构
[1] So Illinois Univ, Elect & Comp Engn Dept, Carbondale, IL 62901 USA
基金
美国国家科学基金会;
关键词
Analog-to-digital conversion; error correction; low power; successive approximation register (SAR) ADC; TO-DIGITAL CONVERSION; ERROR; COMPENSATION;
D O I
10.1109/TIM.2011.2172120
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Many low-power successive approximation register analog-to-digital converters (ADCs) use separate small capacitors, instead of the entire charge scaling (CS) capacitor arrays, to sample the analog inputs. While reducing power consumption, it makes these ADCs prone to gain errors and input range reduction caused by parasitic capacitance of the CS array. This paper presents an effective technique with negligible hardware overhead to address this problem. Simulation results are also presented to validate the proposed technique.
引用
收藏
页码:587 / 594
页数:8
相关论文
共 28 条
[1]   Influence of the architecture on ADC error modeling [J].
Arpaia, P ;
Daponte, P ;
Michaeli, L .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1999, 48 (05) :956-966
[2]   Analytical a priori approach to phase-plane modeling of SAR A/D converters [J].
Arpaia, P ;
Daponte, P ;
Michaeli, L .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1998, 47 (04) :849-857
[3]   Model-Based Compensation of SAR Nonlinearity [J].
Arpaia, Pasquale ;
Michaeli, Linus ;
Rapuano, Sergio .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2009, 58 (03) :541-550
[4]  
Azin M., 2008, P IEEE BIOCAS NOV, P221
[5]  
Balasubramaniam H., 2009, 3 INT C SIGNALS, P1, DOI DOI 10.1109/ICSCS.2009.5412227
[6]   A state of the art on ADC error compensation methods [J].
Balestrieri, E ;
Daponte, P ;
Rapuano, S .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2005, 54 (04) :1388-1394
[7]  
Cao Z., 2008, Solid-State Circuits Conference,ISSCC Digest of Technical Papers, P542
[8]  
Chenglong Zhang, 2010, 2010 IEEE International Conference on RFID (IEEE RFID 2010), P16, DOI 10.1109/RFID.2010.5467279
[9]  
Craninckx J., 2007, 2007 IEEE International Solid-State Circuits Conference (IEEE Cat. No.07CH37858), P246, DOI 10.1109/ISSCC.2007.373386
[10]   An improved ADC-error-correction scheme based on a Bayesian approach [J].
De Vito, Luca ;
Michaeli, Linus ;
Rapuano, Sergio .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2008, 57 (01) :128-133