Optical Cache Memory Peripheral Circuitry: Row and Column Address Selectors for Optical Static RAM Banks

被引:28
作者
Alexoudi, T. [1 ,2 ]
Papaioannou, S. [1 ,2 ]
Kanellos, G. T. [2 ]
Miliou, A. [1 ,2 ]
Pleros, N. [1 ,2 ]
机构
[1] Aristotle Univ Thessaloniki, Dept Informat, Thessaloniki 54124, Greece
[2] Ctr Res & Technol Hellas, Inst Informat Technol, Thessaloniki 57001, Greece
关键词
Mach-Zehnder interferometer (MZI); optical cache; optical column address selector; optical row address selector; optical SRAM; semiconductor optical amplifier (SOA); LOW-POWER; ON-CHIP; WDM;
D O I
10.1109/JLT.2013.2286529
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We demonstrate WDM-enabled all-passive optical row and column address selector (RAS/CAS) circuits for use as optical static RAM (SRAM) bank peripherals in future optical cache memory implementations. We show that the introduction of the wavelength dimension in both the memory address and data word fields can lead to RAS and CAS architectures that rely exclusively on all-passive wavelength-selective configurations. An all-optical 2 x 4 RAS comprising a wavelength-selective filtering matrix (lambda-matrix) and a wavelength-based CAS unit formed by a simple AWG element are demonstrated in proof-of-principle experiments at 10 Gb/s with error-free operation at 10(-9) BER value using two different types of WDM SRAM row Access Gate (AG): a cross-phase modulation SOA-MZI gate and a single SOA cross-gain modulation gate, with the first providing the higher performance compared to SOA module and the second offering lower power requirements between the two WDM AG. A chip-scale optical cache peripheral circuitry development path using Silicon-on-Insulator (SOI) ring resonators for the lambda-matrix implementation is also presented and the proposed architecture is evaluated via physical layer simulations using SOAs as SRAM row AGs at 10 Gb/s for a 16x4 optical SRAM bank. Moreover, we discuss on possible improvements towards reducing insertion losses of the RAS/CAS modules in order to allow for increased block sizes. Finally, we provide a detailed analysis on the design and parameter specifications required for RAS and CAS block size scaling towards supporting higher-capacity optical SRAM banks.
引用
收藏
页码:4098 / 4110
页数:13
相关论文
共 50 条
[1]  
[Anonymous], 2009, HP LAB
[2]  
[Anonymous], 2010, Computer organization and architecture: designing for performance
[3]   Silicon microring resonators [J].
Bogaerts, Wim ;
De Heyn, Peter ;
Van Vaerenbergh, Thomas ;
De Vos, Katrien ;
Selvaraja, Shankar Kumar ;
Claes, Tom ;
Dumon, Pieter ;
Bienstman, Peter ;
Van Thourhout, Dries ;
Baets, Roel .
LASER & PHOTONICS REVIEWS, 2012, 6 (01) :47-73
[4]  
Brunina D., 2010, PHOT SWITCH MONT CA
[5]   An Energy-Efficient Optically Connected Memory Module for Hybrid Packet-and Circuit-Switched Optical Networks [J].
Brunina, Daniel ;
Liu, Dawei ;
Bergman, Keren .
IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 2013, 19 (02)
[6]  
Dutoit D, 2013, DES AUT TEST EUROPE, P779
[7]   THE ORACLE SPARC T5 16-CORE PROCESSOR SCALES TO EIGHT SOCKETS [J].
Feehrer, John ;
Jairath, Sumti ;
Loewenstein, Paul ;
Sivaramakrishnan, Ram ;
Smentek, David ;
Turullols, Sebastian ;
Vahidsafa, Ali .
IEEE MICRO, 2013, 33 (02) :48-57
[8]  
Fitsios D., 2013, P SPIE PHOT W SAN FR
[9]   Memory Speed Analysis of Optical RAM and Optical Flip-Flop Circuits Based on Coupled SOA-MZI Gates [J].
Fitsios, Dimitrios ;
Vyrsokinos, Konstantinos ;
Miliou, Amalia ;
Pleros, Nikos .
IEEE JOURNAL OF SELECTED TOPICS IN QUANTUM ELECTRONICS, 2012, 18 (02) :1006-1015
[10]   WDM SYSTEMS WITH UNEQUALLY SPACED CHANNELS [J].
FORGHIERI, F ;
TKACH, RW ;
CHRAPLYVY, AR .
JOURNAL OF LIGHTWAVE TECHNOLOGY, 1995, 13 (05) :889-897