Temperature-aware routing in 3D ICs*

被引:0
|
作者
Zhang, Tianpei [1 ]
Zhan, Yong [1 ]
Sapatnekar, Sachin S. [1 ]
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55455 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Three-dimensional integrated circuits (3D ICs) provide an attractive solution for improving circuit performance. Such solutions must be embedded in an electrothermally-conscious design methodology, since 3D ICs generate a significant amount of heat per unit volume. In this paper we propose a temperature-aware 3D global routing algorithm with insertion of "thermal vias" and "thermal wires" to lower the effective thermal resistance of the material, thereby reducing chip temperature. Since thermal vias and thermal wires take up lateral routing space, our algorithm utilizes sensitivity analysis to judiciously allocate their usage, and iteratively resolve contention between routing and thermal vias and thermal wires. Experimental results show that our routing algorithm can effectively reduce the peak temperature and alleviate routing congestion.
引用
收藏
页码:309 / 314
页数:6
相关论文
共 50 条
  • [1] Temperature-Aware Floorplanning for Fixed-Outline 3D ICs
    Ni, Tianming
    Chang, Hao
    Zhu, Shidong
    Lu, Lin
    Li, Xueyun
    Xu, Qi
    Liang, Huaguo
    Huang, Zhengfeng
    IEEE ACCESS, 2019, 7 : 139787 - 139794
  • [2] Temperature-Aware Power Distribution Network Designs for 3D ICs and Systems
    Park, Sung Joo
    Swaminathan, Madhavan
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 732 - 737
  • [3] Temperature-Aware Placement and Routing Algorithm Targeting 3D FPGAs
    Siozios, Kostas
    Soudris, Dimitrios
    VLSI-SOC: DESIGN METHODOLOGIES FOR SOC AND SIP, 2010, 313 : 211 - 231
  • [4] Thermal-aware steiner routing for 3D stacked ICs
    Pathak, Mohit
    Lim, Sung Kyu
    IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2007, : 205 - 211
  • [5] Temperature-Aware Floorplanning of 3-D ICs Considering Thermally Dependent Leakage Power
    Deng, Yangdong
    Li, Peng
    JOURNAL OF LOW POWER ELECTRONICS, 2006, 2 (02) : 177 - 188
  • [6] Electromigration-aware Routing for 3D ICs with Stress-aware EM Modeling
    Pak, Jiwoo
    Lim, Sung Kyu
    Pan, David Z.
    2012 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2012, : 325 - 332
  • [7] Routing Congestion Aware Cell Library Development for Monolithic 3D ICs
    Yan, Chen
    Salman, Emre
    2017 IEEE INTERNATIONAL CONFERENCE ON REBOOTING COMPUTING (ICRC), 2017, : 321 - 324
  • [8] Exploration of temperature-aware refresh schemes for 3D stacked eDRAM caches
    Gong, Young-Ho
    Kim, Jae Min
    Lim, Sung Kyu
    Chung, Sung Woo
    MICROPROCESSORS AND MICROSYSTEMS, 2016, 42 : 100 - 112
  • [9] Temperature-aware routing protocol for Intrabody Nanonetworks
    Javaid, Shumaila
    Wu, Zhenqiang
    Hamid, Zara
    Zeadally, Sherali
    Fahim, Hamza
    Journal of Network and Computer Applications, 2021, 183-184
  • [10] Temperature-Aware Optimization of Monolithic 3D Deep Neural Network Accelerators
    Shukla, Prachi
    Nemtzow, Sean S.
    Pavlidis, Vasilis F.
    Salman, Emre
    Coskun, Ayse K.
    2021 26TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2021, : 709 - 714