Design and Application of Power Optimized High-Speed CMOS Frequency Dividers

被引:12
作者
Henzler, Stephan [1 ]
Koeppe, Siegmar [1 ]
机构
[1] Infineon Technol AG, Adv Syst & Circuits Dept, D-81726 Munich, Germany
关键词
Frequency divider; frequency generation; phase-rotator; pre-scaler;
D O I
10.1109/TVLSI.2008.2001136
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Frequencies in the gigahertz range translate switching activity and internal node capacitance quickly to high power values. Therefore, the power optimized design of high-speed CMOS logic-based frequency dividers is sensitive to circuit partitioning and selection of flip-flop-type and logic family. On the basis of two circuit examples, the design of highly power optimized dividers based on conventional CMOS logic is demonstrated. First, a divide-by-15 circuit based on sense-amplifier and master-slave flip-flops is discussed. A 5.5-GHz demonstrator implemented in a 90-nm low-power CMOS technology consumes only 190 mu W/GHz for a supply voltage of 1.1 V. Second, an even faster CMOS divider concept without static power consumption, except leakage power, is proposed. The circuit divides an input signal by two and generates four phases with highly accurate phase skew of 90 deg. The maximum operation frequency is 11.6 GHz for a supply voltage of 1.5 V, slow process and worst case operation parameters. Higher frequencies can be achieved by a hybrid approach where the signal is first divided by a factor of two in a single current mode logic (CML) stage and then by the proposed circuit by another factor of two for the generation of the four phases. The divider is applied to dual modulus pre-scalers and IQ receivers. A variant of the circuit contains an intrinsic phase-rotator, allowing pre-scalers without any phase synchronization. Therewith, the power consumption is not only reduced due to the efficient divider implementation but also by a simplified architecture of the overall pre-scaler.
引用
收藏
页码:1513 / 1520
页数:8
相关论文
共 41 条
[31]   Layout and Interconnect Optimization for Low-Power and High-Sensitivity Operation of E-Band SiGe HBT Frequency Dividers [J].
Dyskin, Aleksey ;
Harati, Parisa ;
Kallfass, Ingmar .
IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, 2018, 28 (01) :67-69
[32]   A novel design of high-speed divide-by-3/4 counter for a dual-modulus prescaler [J].
Shih, Yi-Shing ;
Tarng, Jenn-Hwan .
IEICE ELECTRONICS EXPRESS, 2006, 3 (12) :276-280
[33]   A low-power high-speed true single phase clock divide-by-2/3 prescaler [J].
Wu, Jianhui ;
Wang, Zixuan ;
Ji, Xincun ;
Huang, Cheng .
IEICE ELECTRONICS EXPRESS, 2013, 10 (02)
[34]   High-speed SOI 1/8 frequency divider using field-shield body-fixed structure [J].
Iwamatsu, T ;
Yamaguchi, Y ;
Ueda, K ;
Mashiko, K ;
Inoue, Y ;
Hirao, T .
JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS SHORT NOTES & REVIEW PAPERS, 1996, 35 (2B) :965-968
[35]   A Low-Power High-Speed 32/33 Prescaler Based on Novel Divide-by-4/5 Unit with Improved True Single-Phase Clock Logic [J].
Jia, Song ;
Yan, Shilin ;
Wang, Yuan ;
Zhang, Ganggang .
2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, :890-893
[36]   Analysis and Design of Ultra-Wideband mm-Wave Injection-Locked Frequency Dividers Using Transformer-Based High-Order Resonators [J].
Zhang, Jingzhi ;
Cheng, Yixuan ;
Zhao, Chenxi ;
Wu, Yunqiu ;
Kang, Kai .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (08) :2177-2189
[37]   Design of CML-Based Odd Frequency Divider Using Delay Cell for Low-Power Application [J].
Kundu, Lokenath ;
Maity, Subhanil ;
Nath, Sourav ;
Baghel, Gaurav Singh ;
Baishnab, K. L. .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2025, 34 (07)
[38]   A low-power high-speed true single-phase clock-based divide-by-2/3 prescaler [J].
Jiang, Wenjian ;
Yu, Fengqi ;
Huang, Qinjin .
IEICE ELECTRONICS EXPRESS, 2017, 14 (01) :1-6
[39]   Analysis and Design of Tuning-Less mm-Wave Injection-Locked Frequency Dividers With Wide Locking Range Using 8th-Order Transformer-Based Resonator in 40 nm CMOS [J].
Jiang, Qiyao ;
Pan, Quan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2022, 57 (09) :2812-2828
[40]   A Novel Low-Power and High-Speed Dual-Modulus Prescaler Based on Extended True Single-Phase Clock Logic [J].
Jia, Song ;
Wang, Ziyi ;
Li, Zijin ;
Wang, Yuan .
2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, :2751-2754