Design and Application of Power Optimized High-Speed CMOS Frequency Dividers

被引:12
|
作者
Henzler, Stephan [1 ]
Koeppe, Siegmar [1 ]
机构
[1] Infineon Technol AG, Adv Syst & Circuits Dept, D-81726 Munich, Germany
关键词
Frequency divider; frequency generation; phase-rotator; pre-scaler;
D O I
10.1109/TVLSI.2008.2001136
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Frequencies in the gigahertz range translate switching activity and internal node capacitance quickly to high power values. Therefore, the power optimized design of high-speed CMOS logic-based frequency dividers is sensitive to circuit partitioning and selection of flip-flop-type and logic family. On the basis of two circuit examples, the design of highly power optimized dividers based on conventional CMOS logic is demonstrated. First, a divide-by-15 circuit based on sense-amplifier and master-slave flip-flops is discussed. A 5.5-GHz demonstrator implemented in a 90-nm low-power CMOS technology consumes only 190 mu W/GHz for a supply voltage of 1.1 V. Second, an even faster CMOS divider concept without static power consumption, except leakage power, is proposed. The circuit divides an input signal by two and generates four phases with highly accurate phase skew of 90 deg. The maximum operation frequency is 11.6 GHz for a supply voltage of 1.5 V, slow process and worst case operation parameters. Higher frequencies can be achieved by a hybrid approach where the signal is first divided by a factor of two in a single current mode logic (CML) stage and then by the proposed circuit by another factor of two for the generation of the four phases. The divider is applied to dual modulus pre-scalers and IQ receivers. A variant of the circuit contains an intrinsic phase-rotator, allowing pre-scalers without any phase synchronization. Therewith, the power consumption is not only reduced due to the efficient divider implementation but also by a simplified architecture of the overall pre-scaler.
引用
收藏
页码:1513 / 1520
页数:8
相关论文
共 50 条
  • [1] Design of high-speed CMOS frequency dividers for RF receiver
    Tang, Lu
    Wang, Zhi-Gong
    He, Xiao-Hu
    Li, Zhi-Qun
    Xu, Yong
    2007 5TH INTERNATIONAL CONFERENCE ON MICROWAVE AND MILLIMETER WAVE TECHNOLOGY PROCEEDINGS, 2007, : 552 - +
  • [2] Design of low-power high-speed bipolar frequency dividers
    Alioto, M
    Di Cataldo, G
    Palumbo, G
    ELECTRONICS LETTERS, 2002, 38 (04) : 158 - 160
  • [3] A design methodology for high-speed low-power mcml frequency dividers
    Alioto, Massimo
    Mita, Rosario
    Palumbo, Gaetano
    2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2006, : 1308 - +
  • [4] High-Speed CMOS Frequency Dividers with Symmetric In-Phase and Quadrature Waveforms
    Park, Sungkyung
    Park, Chester Sungchung
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (10)
  • [5] CMOS MULTIPLIER-DIVIDERS DELIVER HIGH-SPEED, LOW-POWER
    不详
    ELECTRONIC DESIGN, 1980, 28 (01) : 188 - 188
  • [6] DESIGN OF HIGH-SPEED, LOW-POWER FREQUENCY-DIVIDERS AND PHASE-LOCKED LOOPS IN DEEP-SUBMICRON CMOS
    RAZAVI, B
    LEE, KF
    YAN, RH
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (02) : 101 - 109
  • [7] Design of high-speed power-efficient MOS current-mode logic frequency dividers
    Alioto, Massimo
    Mita, Rosario
    Palumbo, Gaetano
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (11): : 1165 - 1169
  • [8] DESIGN PRINCIPLES OF HIGH-SPEED FREQUENCY-DIVIDERS WITH VARYING DIVISION FACTOR
    KOVALEV, YM
    KALICHEV, AA
    TELECOMMUNICATIONS AND RADIO ENGINEERING, 1975, 29 (11) : 123 - 127
  • [9] Low-power, high-speed CMOS VLSI design
    Kuroda, T
    ICCD'2002: IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 2002, : 310 - 315
  • [10] High-speed CMOS frequency divider
    Chen, RY
    ELECTRONICS LETTERS, 1997, 33 (22) : 1864 - 1865