An Analog Front-end ASIC Design for 16-channel SiPM Readout in PET Detectors

被引:2
作者
Zhou, Xiaoyu [1 ]
Wang, Yonggang [1 ]
Xiao, Yong [1 ]
Song, Zhengqi [1 ]
机构
[1] Univ Sci & Technol China, Dept Modern Phys, Hefei 230026, Anhui, Peoples R China
来源
2019 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC) | 2019年
基金
中国国家自然科学基金;
关键词
Analog front-end; ASIC; FPGA; time-to-digital converter; time over dynamic threshold;
D O I
10.1109/nss/mic42101.2019.9059640
中图分类号
TL [原子能技术]; O571 [原子核物理学];
学科分类号
0827 ; 082701 ;
摘要
Time over dynamic threshold (TODT) has been proven to be an effective method in our previous work for nuclear energy signal digitizing. Comparing with other time over threshold (TOT) methods, TODT can translate the amplitude of nuclear pulses into time width with strict linearity, large measurement dynamic range, and high signal-to-noise ratio. Since high-speed comparators and multi-channel time-to-digital converters (TDCs) can be realized in commercialized field programmable gate array (FPGA) chips, FPGA-based TODT is favored for PET scanners in laboratories. However, a PET detector normally has 64 SiPM readout channels, the analog circuit before the TODT-FPGA chip should be implemented in an ASIC. We have designed this analog front-end ASIC chip which reads out the timing signals and energy signals of 16-channel SiPMs for the followed TODT-FPGA chip. The ASIC chip was tapped out with CMOS180 process, and a performance evaluation board combining the ASIC and TODT-FPGA was constructed. Using a PET detector (LYSO crystal coupled with a Hamamatsu S13361 SiPM) and a coincidence detector (LaBr3 crystal coupled with PMT R9800), the coincidence time resolution was measured as 219.2 ps, and the energy resolution for Na-22 source was measured as 12.5%. This preliminary test results show that the common-gate circuit for timing readout and the charge integral circuit for energy readout are effective. The architecture of an analog front-end ASIC coupled with a TODT-FPGA for PET detectors can largely simplify the chip design. The advantages of short time-to-market and flexible design of data processing and interfaces are also demonstrated.
引用
收藏
页数:2
相关论文
共 4 条
  • [1] Cao Q., 2018, ARXIV180602495
  • [2] A fast preamplifier concept for SiPM-based time-of-flight PET detectors
    Huizenga, J.
    Seifert, S.
    Schreuder, F.
    van Dam, H. T.
    Dendooven, P.
    Lohner, H.
    Vinke, R.
    Schaart, D. R.
    [J]. NUCLEAR INSTRUMENTS & METHODS IN PHYSICS RESEARCH SECTION A-ACCELERATORS SPECTROMETERS DETECTORS AND ASSOCIATED EQUIPMENT, 2012, 695 : 379 - 384
  • [3] A 3.9-ps RMS Precision Time-to-Digital Converter Using Ones-Counter Encoding Scheme in a Kintex-7 FPGA
    Wang, Yonggang
    Kuang, Jie
    Liu, Chong
    Cao, Qiang
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2017, 64 (10) : 2713 - 2718
  • [4] A Linear Time-Over-Threshold Digitizing Scheme and Its 64-channel DAQ Prototype Design on FPGA for a Continuous Crystal PET Detector
    Wang Yonggang
    Cheng Xinyi
    Li Deng
    Zhu Wensong
    Liu Chong
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2014, 61 (01) : 99 - 106