Fan-Out Wafer and Panel Level Packaging as Packaging Platform for Heterogeneous Integration

被引:36
作者
Braun, Tanja [1 ]
Becker, Karl-Friedrich [1 ]
Hoelck, Ole [1 ]
Voges, Steve [1 ]
Kahle, Ruben [1 ]
Dreissigacker, Marc [2 ]
Schneider-Ramelow, Martin [2 ]
机构
[1] Fraunhofer Inst Reliabil & Microintegrat, D-13355 Berlin, Germany
[2] Tech Univ Berlin, Forsch Schwerpunkt Technol Mikroperipheri, D-13355 Berlin, Germany
基金
欧盟地平线“2020”;
关键词
fan-out wafer level packaging; panel level packaging; heterogeneous integration;
D O I
10.3390/mi10050342
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
Fan-out wafer level packaging (FOWLP) is one of the latest packaging trends in microelectronics. Besides technology developments towards heterogeneous integration, including multiple die packaging, passive component integration in packages and redistribution layers or package-on-package approaches, larger substrate formats are also targeted. Manufacturing is currently done on a wafer level of up to 12/300 mm and 330 mm respectively. For a higher productivity and, consequently, lower costs, larger form factors are introduced. Instead of following the wafer level roadmaps to 450 mm, panel level packaging (PLP) might be the next big step. Both technology approaches offer a lot of opportunities as high miniaturization and are well suited for heterogeneous integration. Hence, FOWLP and PLP are well suited for the packaging of a highly miniaturized energy harvester system consisting of a piezo-based harvester, a power management unit and a supercapacitor for energy storage. In this study, the FOWLP and PLP approaches have been chosen for an application-specific integrated circuit (ASIC) package development with integrated SMD (surface mount device) capacitors. The process developments and the successful overall proof of concept for the packaging approach have been done on a 200 mm wafer size. In a second step, the technology was scaled up to a 457 x 305 mm(2) panel size using the same materials, equipment and process flow, demonstrating the low cost and large area capabilities of the approach.
引用
收藏
页数:9
相关论文
共 17 条
[1]  
Azemar J., 2017, PAN LEV PACK S NOV
[2]   Panel Level Packaging - A View Along The Process Chain [J].
Braun, T. ;
Becker, K. -F. ;
Hoelck, O. ;
Kahle, R. ;
Woehrmann, M. ;
Boettcher, L. ;
Toepper, M. ;
Stobbe, L. ;
Zedel, H. ;
Aschenbrenner, R. ;
Voges, S. ;
Schneider-Ramelow, M. ;
Lang, K. -D. .
2018 IEEE 68TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2018), 2018, :70-78
[3]  
Braun V, 2018, EUROPE-REV LIT MENS, P23
[4]  
Dreissigacker M., 2018, 51 INT S MICR IMAPS
[5]  
Fann D, 2017, 2017 INTERNATIONAL CONFERENCE ON ELECTRONICS PACKAGING (ICEP), P23, DOI 10.23919/ICEP.2017.7939315
[6]   The redistributed chip package: A breakthrough for advanced packaging [J].
Keser, Beth ;
Amrine, Craig ;
Duong, Trung ;
Fay, Owen ;
Hayes, Scott ;
Leal, George ;
Lytle, William ;
Mitchell, Doug ;
Wenzel, Robert .
57TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2007 PROCEEDINGS, 2007, :286-+
[7]  
Keser Beth., 2019, Advances in embedded fan-out wafer level packaging technologies
[8]  
Kim J.H., 2017, P IWLPC
[9]  
Lau JH, 2018, FAN OUT WAFER LEVEL
[10]  
Meyer K, 2008, NEW HORIZ INT BUS, P9