Reduced Pressure-Chemical Vapour Deposition of Si/SiGe heterostructures for nanoelectronics

被引:16
作者
Hartmann, J. M. [1 ]
Andrieu, F. [1 ]
Lafond, D. [1 ]
Ernst, T. [1 ]
Bogumilowicz, Y. [1 ]
Delaye, V. [1 ]
Weber, O. [1 ]
Rouchon, D. [1 ]
Papon, A. M. [1 ]
Cherkashin, N. [2 ]
机构
[1] CEA, LETI, Minatec, F-38054 Grenoble 9, France
[2] CNRS, CEMES, nMAT, F-31055 Toulouse 4, France
来源
MATERIALS SCIENCE AND ENGINEERING B-ADVANCED FUNCTIONAL SOLID-STATE MATERIALS | 2008年 / 154卷 / 76-84期
关键词
Reduced Pressure-Chemical Vapour; Deposition; Si/SiGe heterostructures; Nanoelectronics;
D O I
10.1016/j.mseb.2008.08.009
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
We have first of all quantified the impact of pressure on Si and SiGe growth kinetics. Definite growth rate and Ge concentration increases with the pressure have been evidenced at low temperatures (650-750 degrees C). By contrast, the high temperature (950-1050 degrees C) Si growth rate either increases or decreases with pressure (gaseous precursor depending). We have then described the selective epitaxial growth process we use to form Si or Si0.7Ge0.3:B raised sources and drains on ultra-thin patterned Silicon-On-Insulator (SOI) substrates. We have afterwards presented the specifics of SiGe virtual substrates and of the tensile-strained Si layers grown on top (used as templates for the elaboration of tensily strained-SOI wafers). The tensile strain, which can be tailored from 1.3 up to 3 GPa, leads to an electron mobility gain by a factor of 2 in n-Metal Oxide Semiconductor Field Effect Transistors (MOSFETs) built on top. High Ge content SiGe virtual Substrates can also be used for the elaboration of compressively strained Ge channels, with impressive hole mobility gains (x9) compared to bulk Si. After that, we have described the main structural features of thick Ge layers grown directly on Si (that can be used as donor wafers for the elaboration of GeOI wafers or as the active medium of near infrared photo-detectors). Finally, we have shown how Si/SiGe multilayers can be used for the formation of high performance 3D devices such as multi-bridge channel or nano-beam gate-all-around FETs, the SiGe sacrificial layers being removed thanks to plasma dry etching, wet etching or in situ gaseous HCI etching. (C) 2008 Elsevier B.V. All rights reserved.
引用
收藏
页码:76 / 84
页数:9
相关论文
共 64 条
[1]   An efficient wet-cleaning of SiGe virtual substrates and of thick, pure Ge layers on Si(001) after a chemical mechanical planarization step [J].
Abbadie, A. ;
Hartmann, J. M. ;
Di Nardo, C. ;
Billon, T. ;
Campidelli, Y. ;
Besson, P. .
MICROELECTRONIC ENGINEERING, 2006, 83 (10) :1986-1993
[2]  
Abbadie A, 2007, ECS T, V6, P263
[3]  
AKASTU T, 2006, ECS T, V3, P107
[4]   Impact of Mobility Boosters (XsSOI, CESL, UN gate) on the Performance of ⟨100⟩ or ⟨110⟩ oriented FDSOI cMOSFFTs for the 32nm Node [J].
Andrieu, F. ;
Faynot, O. ;
Rochette, F. ;
Barbe, J.-C. ;
Buj, C. ;
Bogumilowicz, Y. ;
Allain, F. ;
Delaye, V. ;
Lafond, D. ;
Aussenac, F. ;
Feruglio, S. ;
Eymery, J. ;
Akatsu, T. ;
Maury, P. ;
Brevard, L. ;
Tosti, L. ;
Dansas, H. ;
Rouchouze, E. ;
Hartmann, J. -M. ;
Vandroux, L. ;
Casse, M. ;
Boeuf, F. ;
Fenouillet-Beranger, C. ;
Brunier, F. ;
Cayrefourcq, I. ;
Mazure, C. ;
Ghibaudo, G. ;
Deleonibus, S. .
2007 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, 2007, :50-51
[5]   Co-integrated dual strained channels on fully depleted sSDOI CMOSFETs with HfO2/TiN gate stack down to 15nm gate length [J].
Andrieu, F ;
Ernst, T ;
Faynot, O ;
Bogumilowicz, Y ;
Hartmann, JM ;
Eymery, J ;
Lafond, D ;
Levaillant, YM ;
Dupré, C ;
Powers, R ;
Fournel, F ;
Fenouillet-Beranger, C ;
Vandooren, A ;
Ghyselen, B ;
Mazure, C ;
Kernevez, N ;
Ghibaudo, G ;
Deleonibus, S .
2005 IEEE INTERNATIONAL SOI CONFERENCE, PROCEEDINGS, 2005, :223-225
[6]  
ANDRIEU F, 2006, S VLSI TECHN, P168
[7]  
[Anonymous], ECS T
[8]  
[Anonymous], ECS T
[9]  
Bernard E., 2008, 2008 Symposium on VLSI Technology, P16, DOI 10.1109/VLSIT.2008.4588546
[10]  
BERNARD E, P 2007 ESSDERC C, P147