A Logic Synthesis Methodology for Low-Power Ternary Logic Circuits

被引:78
作者
Kim, Sunmean [1 ]
Lee, Sung-Yun [2 ]
Park, Sunghye [2 ]
Kim, Kyung Rok [1 ]
Kang, Seokhyeong [2 ]
机构
[1] Ulsan Natl Inst Sci & Technol, Dept Elect Engn, Ulsan 44919, South Korea
[2] Pohang Univ Sci & Technol, Dept Elect Engn, Gyeongbuk 37673, South Korea
基金
新加坡国家研究基金会;
关键词
Logic gates; Multivalued logic; CNTFETs; Integrated circuit interconnections; Logic circuits; Complexity theory; Multi-valued logic; ternary logic circuits; logic synthesis methodology; body effect; MULTIPLE-VALUED LOGIC; TRANSISTORS INCLUDING NONIDEALITIES; COMPACT SPICE MODEL; ENERGY-EFFICIENT; CARBON NANOTUBES; DESIGN; CMOS; PERFORMANCE; TUTORIAL;
D O I
10.1109/TCSI.2020.2990748
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a logic synthesis methodology with a novel low-power circuit structure for ternary logic. The proposed methodology synthesizes a ternary function as a ternary logic gate using carbon nanotube field-effect transistors (CNTFETs). The circuit structure uses the body effect to mitigate the excessive power consumption for the third logic value. Energy-efficient ternary logic circuits are designed with a combination of synthesized low-power ternary logic gates. The proposed methodology is applicable to both unbalanced (0, 1, 2) and balanced (-1, 0, 1) ternary logic. To verify the improvement in energy efficiency, we have designed various ternary arithmetic logic circuits using the proposed methodology. The proposed ternary full adder has a significant improvement in the power-delay product (PDP) over previous designs. Ternary benchmark circuits have been designed to show that complex ternary functions can be designed to more efficient circuits with the proposed methodology.
引用
收藏
页码:3138 / 3151
页数:14
相关论文
共 33 条
[1]   Carbon nanotubes - the route toward applications [J].
Baughman, RH ;
Zakhidov, AA ;
de Heer, WA .
SCIENCE, 2002, 297 (5582) :787-792
[2]   A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application - Part II: Full device model and circuit performance benchmarking [J].
Deng, Jie ;
Wong, H. -S. Philip .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) :3195-3205
[3]   A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application - Part I: Model of the intrinsic channel region [J].
Deng, Jie ;
Wong, H. -S. Philip .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) :3186-3194
[4]  
Dwivedi P., 2016, P INT C MICR COMP CO, P1
[5]   A Survey and Tutorial on Contemporary Aspects of Multiple-Valued Logic and Its Application to Microelectronic Circuits [J].
Gaudet, Vincent .
IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2016, 6 (01) :5-12
[6]   Multiple-Valued Reversible Benchmarks and Extensible Quantum Specification (XQS) format [J].
Hawash, Maher ;
Lukac, Martin ;
Kameyama, Michitaka ;
Perkowski, Marek .
2013 IEEE 43RD INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC (ISMVL 2013), 2013, :41-46
[7]   Ternary Full Adder Using Multi-Threshold Voltage Graphene Barristors [J].
Heo, Sunwoo ;
Kim, Sunmean ;
Kim, Kiyung ;
Lee, Hyeji ;
Kim, So-Young ;
Kim, Yun Ji ;
Kim, Seung Mo ;
Lee, Ho-In ;
Lee, Segi ;
Kim, Kyung Rok ;
Kang, Seokhyeong ;
Lee, Byoung Hun .
IEEE ELECTRON DEVICE LETTERS, 2018, 39 (12) :1948-1951
[8]   DEPLETION ENHANCEMENT CMOS FOR A LOW-POWER FAMILY OF 3-VALUED LOGIC-CIRCUITS [J].
HEUNG, A ;
MOUFTAH, HT .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (02) :609-616
[9]   The future of wires [J].
Ho, R ;
Mai, KW ;
Horowitz, MA .
PROCEEDINGS OF THE IEEE, 2001, 89 (04) :490-504
[10]  
HURST SL, 1984, IEEE T COMPUT, V33, P1160, DOI 10.1109/TC.1984.1676392