Delay analysis of buffer inserted sub-threshold interconnects

被引:7
|
作者
Dhiman, Rohit [1 ]
Chandel, Rajeevan [1 ]
机构
[1] Natl Inst Technol Hamirpur, Elect & Commun Engn Dept, Hamirpur 177005, HP, India
关键词
Buffer; Delay; Interconnects; Metal-oxide semiconductor field-effect transistor (MOSFET); Very large scale integration (VLSI); Variability; Ultra-low power; REPEATER INSERTION; GLOBAL INTERCONNECTS; CIRCUITS; POWER; CROSSTALK; OPERATION; DESIGN; MODELS; LOGIC; VLSI;
D O I
10.1007/s10470-016-0860-8
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, an analysis of interconnect delay minimization by CMOS buffer insertion in sub-threshold regime is presented. Analytical expressions are developed to calculate the total delay and optimum number of buffers required for delay minimization in sub-threshold interconnects. Considering delay minimization by buffer insertion, the effects of voltage-scaling on the delay and optimum number of buffers have been analyzed. It is demonstrated that voltage scaling in sub-threshold regime reduces the number of buffers required to attain the minimum delay. This is one more advantage of voltage-scaling in addition to the usual reduction in power dissipation, in the sense that lesser silicon area is consumed. For a wide variety of typical interconnect loads, analytically obtained results are in good agreement with SPICE extracted results for most of the cases more than 90 %. Finally, the variability analysis of sub-threshold interconnects is investigated using Monte Carlo analysis.
引用
收藏
页码:435 / 445
页数:11
相关论文
共 50 条
  • [31] Investigating crosstalk in sub-threshold circuits
    Nanua, Mini
    Blaauw, David
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 639 - +
  • [32] NOVEL COMPRESSORS IN THE SUB-THRESHOLD REGIME
    Jawa, Himani
    Gupta, Kirti
    2013 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION (ICSC), 2013, : 424 - 427
  • [33] Sub-Threshold Charge Recovery Circuits
    Khatir, Mehrdad
    Mohammadi, Hassan Ghasemzadeh
    Ejlali, Alireza
    2010 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2010, : 138 - 144
  • [34] Power and Delay Analysis of Junction-less Double Gate CMOS Inverter in Near and Sub-threshold Regime
    Sen, Dipanjan
    Banik, Bijit
    Roy, Swarnil
    PROCEEDINGS OF 2018 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES KOLKATA CONFERENCE (IEEE EDKCON), 2018, : 367 - 372
  • [35] Sub-threshold J/ψ and Υ production in γA collisions
    Hatta, Yoshitaka
    Strikman, Mark
    Xu, Ji
    Yuan, Feng
    PHYSICS LETTERS B, 2020, 803
  • [36] SUB-THRESHOLD BEHAVIOR OF SOS MOSTS
    DARWISH, MY
    ROULET, ME
    SCHWOB, PK
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1978, 25 (08) : 885 - 889
  • [37] A low power bandgap reference with buffer working in the sub-threshold region for energy harvesting systems
    贾晨
    郝文瀚
    陈虹
    张春
    王志华
    半导体学报, 2009, 30 (07) : 145 - 149
  • [38] A low power bandgap reference with buffer working in the sub-threshold region for energy harvesting systems
    Jia Chen
    Hao Wenhan
    Chen Hong
    Zhang Chun
    Wang Zhihua
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (07)
  • [39] NEW TECHNIQUE OF SUB-THRESHOLD ADDITIVITY
    SWIFT, DJ
    SMITH, RA
    PANISH, S
    JOURNAL OF THE OPTICAL SOCIETY OF AMERICA, 1979, 69 (10) : 1444 - 1445
  • [40] Analytical inverter chain's delay and its variation model for sub-threshold circuits
    Guo, Jingjing
    Zhu, Jizhe
    Wang, Min
    Nie, Jianxin
    Liu, Xinning
    Ge, Wei
    Yang, Jun
    IEICE ELECTRONICS EXPRESS, 2017, 14 (11):