Delay analysis of buffer inserted sub-threshold interconnects

被引:7
|
作者
Dhiman, Rohit [1 ]
Chandel, Rajeevan [1 ]
机构
[1] Natl Inst Technol Hamirpur, Elect & Commun Engn Dept, Hamirpur 177005, HP, India
关键词
Buffer; Delay; Interconnects; Metal-oxide semiconductor field-effect transistor (MOSFET); Very large scale integration (VLSI); Variability; Ultra-low power; REPEATER INSERTION; GLOBAL INTERCONNECTS; CIRCUITS; POWER; CROSSTALK; OPERATION; DESIGN; MODELS; LOGIC; VLSI;
D O I
10.1007/s10470-016-0860-8
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, an analysis of interconnect delay minimization by CMOS buffer insertion in sub-threshold regime is presented. Analytical expressions are developed to calculate the total delay and optimum number of buffers required for delay minimization in sub-threshold interconnects. Considering delay minimization by buffer insertion, the effects of voltage-scaling on the delay and optimum number of buffers have been analyzed. It is demonstrated that voltage scaling in sub-threshold regime reduces the number of buffers required to attain the minimum delay. This is one more advantage of voltage-scaling in addition to the usual reduction in power dissipation, in the sense that lesser silicon area is consumed. For a wide variety of typical interconnect loads, analytically obtained results are in good agreement with SPICE extracted results for most of the cases more than 90 %. Finally, the variability analysis of sub-threshold interconnects is investigated using Monte Carlo analysis.
引用
收藏
页码:435 / 445
页数:11
相关论文
共 50 条
  • [21] A prominent unified crosstalk model for linear and sub-threshold regions in mixed CNT bundle interconnects
    Kumar, Mekala Girish
    Agrawal, Yash
    Kumar, Vobulapuram Ramesh
    Chandel, Rajeevan
    MICROELECTRONICS JOURNAL, 2021, 118
  • [22] Sub-Threshold Design and Architectural Choices
    Piguet, Christian
    Pons, Marc
    Severac, Daniel
    2015 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, 2015, : 481 - 484
  • [23] A Fast Simulator for the Analysis of Sub-Threshold Thermal Noise Transients
    Donato, Marco
    Bahar, R. Iris
    Patterson, William
    Zaslaysky, Alexander
    2016 ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2016,
  • [24] Analysis of Noise Margin of CMOS Inverter in Sub-Threshold Regime
    Chakraborty, Aananda Sankar
    Chanda, Manash
    Sarkar, Chandan Kumar
    2013 STUDENTS CONFERENCE ON ENGINEERING AND SYSTEMS (SCES): INSPIRING ENGINEERING AND SYSTEMS FOR SUSTAINABLE DEVELOPMENT, 2013,
  • [25] Adaptive Sub-Threshold Test Circuit
    Turnquist, Matthew J.
    Laulainen, Erkka
    Makipaa, Jani
    Tenhunen, Hannu
    Koskinen, Lauri
    PROCEEDINGS OF THE 2009 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, 2009, : 197 - +
  • [26] State Space Modeling for Sub-Threshold SRAM Stability Analysis
    Mezhibovsky, Janna
    Teman, Adam
    Fish, Alexander
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 1823 - 1826
  • [27] Neural Correlates of Sub-threshold Bipolarity
    Anand, Amit
    BIOLOGICAL PSYCHIATRY, 2014, 75 (09) : 304S - 304S
  • [28] Classification and treatment of sub-threshold depression
    Rowe, SK
    Rapaport, MH
    CURRENT OPINION IN PSYCHIATRY, 2006, 19 (01) : 9 - 13
  • [29] Optimizing addition for sub-threshold logic
    Blaauw, David
    Kitchener, James
    Phillips, Braden
    2008 42ND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS AND COMPUTERS, VOLS 1-4, 2008, : 751 - +
  • [30] SUB-THRESHOLD DEGRADATION IN MNOS TECHNOLOGY
    CHAUDHARI, PK
    JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 1981, 128 (01) : 170 - 175