A 40 Gb/s CMOS Serial-Link Receiver With Adaptive Equalization and Clock/Data Recovery

被引:40
|
作者
Liao, Chih-Fan [1 ,2 ]
Liu, Shen-Iuan [1 ,2 ]
机构
[1] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 1067, Taiwan
[2] Natl Taiwan Univ, Dept Elect Engn, Taipei 1067, Taiwan
关键词
Clock and data recovery; equalizer; 40-Gb/s receiver; serial-link application;
D O I
10.1109/JSSC.2008.2005535
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 40 Gb/s serial-link receiver including an adaptive equalizer and a CDR circuit. A parallel-path equalizing filter is used to compensate the high-frequency loss in copper cables. The adaptation is performed by only varying the gain in the high-pass path, which allows a single loop for proper control and completely removes the RC filters used for separately extracting the high- and low-frequency contents of the signal. A full-rate bang-bang phase detector with only five latches is proposed in the following CDR circuit. Minimizing the number of latches saves the power consumption and the area occupied by inductors. The performance is also improved by avoiding complicated routing of high-frequency signals. The receiver is able to recover 40 Gb/s data passing through a 4 m cable with 10 dB loss at 20 GHz. For an input PRBS of 2(7)-1, the recovered clock jitter is 0.3 ps(rms) and 4.3 ps(pp). The retimed data exhibits 500 mV(pp) output swing and 9.6 ps(pp) jitter with BER < 10(-12). Fabricated in 90 nm CMOS technology, the receiver consumes 115 mW, of which 58 mW is dissipated in the equalizer and 57 mW in the CDR.
引用
收藏
页码:2492 / 2502
页数:11
相关论文
共 50 条
  • [31] A CMOS clock recovery circuit for 2.5-Gb/s NRZ data
    Anand, SB
    Razavi, B
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) : 432 - 439
  • [32] Module generator of data recovery for serial link receiver
    Jou, SJ
    Lin, CH
    Chen, YH
    Li, ZH
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2003, : 95 - 98
  • [33] System characterization of a passive 40 Gb/s All Optical Clock Recovery ahead of the receiver
    Roncin, Vincent
    Lobo, Sebastien
    Bramerie, Laurent
    O'Hare, Arthur
    Simon, Jean-Claude
    OPTICS EXPRESS, 2007, 15 (10): : 6003 - 6009
  • [34] A 22 to 26.5 Gb/s Optical Receiver With All-Digital Clock and Data Recovery in a 65 nm CMOS Process
    Chu, Sang-Hyeok
    Bae, Woorham
    Jeong, Gyu-Seob
    Jang, Sungchun
    Kim, Sungwoo
    Joo, Jiho
    Kim, Gyungock
    Jeong, Deog-Kyoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (11) : 2603 - 2612
  • [35] A 26.5 Gb/s Optical Receiver With All-Digital Clock and Data Recovery in 65nm CMOS Process
    Chu, Sang-Hyeok
    Bae, Woorham
    Jeong, Gyu-Seob
    Joo, Jiho
    Kim, Gyungock
    Jeong, Deog-Kyoon
    2014 IEEE ASIAN SOLID-STATE CIRCUITS CONFERENCE (A-SSCC), 2014, : 101 - 104
  • [36] 8-Gb/s source-synchronous I/O link with adaptive receiver equalization, offset cancellation, and clock de-skew
    Jaussi, JE
    Balamurugan, G
    Johnson, DR
    Casper, B
    Martin, A
    Kennedy, J
    Shanbhag, N
    Mooney, R
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (01) : 80 - 88
  • [37] A Fully Integrated 0.13-μm CMOS 40-Gb/s Serial Link Transceiver
    Kim, Jeong-Kyoum
    Kim, Jaeha
    Kim, Gyudong
    Jeong, Deog-Kyoon
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (05) : 1510 - 1521
  • [38] Implementation of an oversampling data recovery receiver for serial link communications
    Lin, YH
    Tu, SHL
    SEVENTH INTERNATIONAL SYMPOSIUM ON SIGNAL PROCESSING AND ITS APPLICATIONS, VOL 1, PROCEEDINGS, 2003, : 613 - 616
  • [40] A 60Gb/s 288mW NRZ Transceiver with Adaptive Equalization and Baud-Rate Clock and Data Recovery in 65nm CMOS Technology
    Han, Jaeduk
    Lu, Yue
    Sutardja, Nicholas
    Alon, Elad
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 112 - 112