A Single-Channel, 1.25-GS/s, 6-bit, 6.08-mW Asynchronous Successive-Approximation ADC With Improved Feedback Delay in 40-nm CMOS

被引:97
作者
Jiang, Tao [1 ]
Liu, Wing [2 ]
Zhong, Freeman Y. [2 ]
Zhong, Charlie [2 ]
Hu, Kangmin [1 ]
Chiang, Patrick Yin [1 ]
机构
[1] Oregon State Univ, Sch Elect Engn & Comp Sci, Corvallis, OR 97331 USA
[2] LSI Corp, Milpitas, CA 95035 USA
关键词
Analog-to-digital converter (ADC); asynchronous logic; binary successive-approximation (SA) algorithm; single-channel ADC; GS/S; CONVERTER; A/D;
D O I
10.1109/JSSC.2012.2204543
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A single-channel, asynchronous successive-approximation (SA) ADC with improved feedback delay is fabricated in 40 nm CMOS. Compared with a conventional SAR structure that employs a single quantizer controlled by a digital feedback logic loop, the proposed SAR-ADC employs multiple quantizers for each conversion bit, clocked by an asynchronous ripple clock that is generated after each quantization. Hence, the sampling rate of the 6-bit ADC is limited only by the six delays of the Capacitive-DAC settling and each comparator's quantization delay, as the digital logic delay is eliminated. Measurement results of the 40 nm-CMOS SAR-ADC achieves a peak SNDR of 32.9 dB and 30.5 dB, at 1 GS/s and 1.25 GS/s, consuming 5.28 mW and 6.08 mW, leading to a FoM of 148 fJ/conv-step and 178 fJ/conv-step, respectively, in a core area less than 170 um by 85 um.
引用
收藏
页码:2444 / 2453
页数:10
相关论文
共 30 条
[1]  
[Anonymous], 2006, IEEE Symp. VLSI Circuits
[2]   A 32 mW 1.25 GS/s 6b 2b/Step SAR ADC in 0.13 μm CMOS [J].
Cao, Zhiheng ;
Yan, Shouli ;
Li, Yunchu .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (03) :862-873
[3]   A 6-bit 600-MS/s 5.3-mW asynchronous ADC in 0.13-μm CMOS [J].
Chen, Shuo-Wei Michael ;
Brodersen, Robert W. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) :2669-2680
[4]   A 6-b 1.3-Gsample/s A/D converter in 0.35-μm CMOS [J].
Choi, M ;
Abidi, AA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (12) :1847-1858
[5]  
Dedic I., 2010, P OPT FIB COMM C
[6]   Very low-voltage digital-audio ΔΣ modulator with 88-dB dynamic range using local switch bootstrapping [J].
Dessouky, M ;
Kaiser, A .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (03) :349-355
[7]   A 12-GS/s 81-mW 5-bit Time-Interleaved Flash ADC With Background Timing Skew Calibration [J].
El-Chammas, Manar ;
Murmann, Boris .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) :838-847
[8]   Dual time-interleaved successive approximation register ADCs for an ultra-wideband receiver [J].
Ginsburg, Brian P. ;
Chandrakasan, Anantha P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (02) :247-257
[9]  
Greshishchev Yuriy M., 2010, 2010 IEEE International Solid-State Circuits Conference (ISSCC), P390, DOI 10.1109/ISSCC.2010.5433972
[10]  
Harwood M., 2007, P 2006 INT SOLID STA, P436, DOI DOI 10.1109/ISSCC.2007.373481