Pipelined Architecture Based Overcurrent Relay on FPGA

被引:0
作者
Maheshwari, Varun [1 ]
Das, Devulapalli Bhagwan [1 ]
Saxena, A. K. [1 ]
Singh, Mahendra [1 ]
机构
[1] Dayalbagh Educ Inst, Dept Elect Engn, Agra 282110, Uttar Pradesh, India
来源
2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS) | 2014年
关键词
field programmable gate arrays; overcurrent relay; pipelined architecture; relay communication; MICROPROCESSOR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Communication between relays and the central control station is an important role in modern power systems. The relays are expected to perform sense-process-communicate cycles. A sequential implementation of these tasks increases the computational time and adversely affects the overall performance of the relay. This paper presents the design and hardware implementation of an overcurrent relay on Field Programmable Gate Array (FPGA) with concurrent pipelined architecture of sense-process-communicate cycles. Harmonics in the system affect the functioning of the relay due to the false tripping. The overcurrent relay employed FFT (Fast Fourier Transform) filter for isolating the fundamental component in the fault current to improve accuracy and avoid false tripping in the design. The relay is implemented on Xilinx Virtex-II Pro XC2VP30-FF896-7C FPGA Board. The proposed relay conforms to IEEE standard C37.112-1996 for overcurrent relays in power systems. It is equipped with serialJIP communication capability. The details of the hardware design, implementation and experimental test results on a hardware simulator of a 360 km transmission line are presented in this paper.
引用
收藏
页数:6
相关论文
共 50 条
  • [41] Pipelined Error-detecting Codes in FPGA Testing
    Brekhov, Oleg
    Ratnikov, Maksim
    ADVANCES IN ELECTRICAL AND COMPUTER ENGINEERING, 2014, 14 (02) : 57 - 62
  • [42] Overcurrent Relay Coordination for Micro-Grid with Different Operating Conditions
    Kar, Susmita
    Jati, Dejalin
    Samantaray, S. R.
    2016 IEEE 6TH INTERNATIONAL CONFERENCE ON POWER SYSTEMS (ICPS), 2016,
  • [43] Modeling and Simulation of Inverse Time Overcurrent Relay using Matlab/Simulink
    Hussin, Nur Hazwani
    Idris, Muhd Hafizi
    Amirruddin, Melaty
    Ahmad, Mohd Saufi
    Ismail, Mohd Alif
    Abdullah, Farrah Salwani
    Mukhtar, Nurhakimah Mohd
    2016 IEEE INTERNATIONAL CONFERENCE ON AUTOMATIC CONTROL AND INTELLIGENT SYSTEMS (I2CACIS), 2016, : 40 - 44
  • [44] Novel Combined Coordination of Distance and Overcurrent Relay for a Radial Distribution System
    Singh, Dinesh Kumar
    Singh, Asheesh Kumar
    Mohanty, Soumya Ranjan
    Singh, Navneet Kumar
    2018 5TH IEEE UTTAR PRADESH SECTION INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS AND COMPUTER ENGINEERING (UPCON), 2018, : 896 - 901
  • [45] Design of an interactive application for educational support and performance analysis of overcurrent relay
    Conde, A.
    INTERNATIONAL JOURNAL OF ELECTRICAL POWER & ENERGY SYSTEMS, 2014, 59 : 123 - 129
  • [46] Using genetic algorithm for overcurrent relay coordination in industrial power system
    Lee, Cheng-Hung
    Chen, Chao-Rong
    2007 INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS APPLICATIONS TO POWER SYSTEMS, VOLS 1 AND 2, 2007, : 87 - 91
  • [47] Overcurrent Relay Coordination Tool for Radial Distribution Systems with Distributed Generation
    Sookrod, Poonyapa
    Wirasanti, Paramet
    2018 5TH INTERNATIONAL CONFERENCE ON ELECTRICAL AND ELECTRONIC ENGINEERING (ICEEE), 2018, : 13 - 17
  • [48] The Pipelined QR Decomposition Hardware Architecture Based On Givens Rotation CORDIC Algorithm
    Sokolovskiy, A. V.
    Tyapkin, V. N.
    Veisov, E. A.
    Fateev, Yu. L.
    2019 INTERNATIONAL SIBERIAN CONFERENCE ON CONTROL AND COMMUNICATIONS (SIBCON), 2019,
  • [49] Hybrid Protection Scheme Based Optimal Overcurrent Relay Coordination Strategy for RE Integrated Power Distribution Grid
    Shrivastava, Aayush
    Sharma, Abhishek
    Pandit, Manjaree
    Jately, Vibhu
    Azzopardi, Brian
    ENERGIES, 2021, 14 (21)
  • [50] Design and Implementation of A Pipelined Median Filter Architecture
    Fredj, Amira Hadj
    Malek, Jihene
    2019 IEEE INTERNATIONAL CONFERENCE ON DESIGN & TEST OF INTEGRATED MICRO & NANO-SYSTEMS (DTS), 2019,