Pipelined Architecture Based Overcurrent Relay on FPGA

被引:0
作者
Maheshwari, Varun [1 ]
Das, Devulapalli Bhagwan [1 ]
Saxena, A. K. [1 ]
Singh, Mahendra [1 ]
机构
[1] Dayalbagh Educ Inst, Dept Elect Engn, Agra 282110, Uttar Pradesh, India
来源
2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS) | 2014年
关键词
field programmable gate arrays; overcurrent relay; pipelined architecture; relay communication; MICROPROCESSOR;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Communication between relays and the central control station is an important role in modern power systems. The relays are expected to perform sense-process-communicate cycles. A sequential implementation of these tasks increases the computational time and adversely affects the overall performance of the relay. This paper presents the design and hardware implementation of an overcurrent relay on Field Programmable Gate Array (FPGA) with concurrent pipelined architecture of sense-process-communicate cycles. Harmonics in the system affect the functioning of the relay due to the false tripping. The overcurrent relay employed FFT (Fast Fourier Transform) filter for isolating the fundamental component in the fault current to improve accuracy and avoid false tripping in the design. The relay is implemented on Xilinx Virtex-II Pro XC2VP30-FF896-7C FPGA Board. The proposed relay conforms to IEEE standard C37.112-1996 for overcurrent relays in power systems. It is equipped with serialJIP communication capability. The details of the hardware design, implementation and experimental test results on a hardware simulator of a 360 km transmission line are presented in this paper.
引用
收藏
页数:6
相关论文
共 50 条
  • [1] A New Structure for Implementation of an FPGA Based Overcurrent Relay
    Iman-Eini, H.
    Sanaye-Pasand, M.
    INTERNATIONAL REVIEW OF ELECTRICAL ENGINEERING-IREE, 2012, 7 (02): : 4314 - 4320
  • [2] FPGA-based digital overcurrent relay with concurrent sense-process-communicate cycles
    Maheshwari, Varun
    Das Devulapalli, Bhagwan
    Saxena, A. K.
    INTERNATIONAL JOURNAL OF ELECTRICAL POWER & ENERGY SYSTEMS, 2014, 55 : 66 - 73
  • [3] A Full-Featured FPGA-Based Pipelined Architecture for SIFT Extraction
    Kreowsky, Philipp
    Stabernack, Benno
    IEEE ACCESS, 2021, 9 : 128564 - 128573
  • [4] An Overcurrent Protection Relay Based on Local Measurements
    Rahmati, Abouzar
    Adhami, Reza
    2013 IEEE INDUSTRY APPLICATIONS SOCIETY ANNUAL MEETING, 2013,
  • [5] An Overcurrent Protection Relay Based on Local Measurements
    Rahmati, Abouzar
    Dimassi, Mahmoud A.
    Adhami, Reza
    Bumblauskas, Daniel
    IEEE TRANSACTIONS ON INDUSTRY APPLICATIONS, 2015, 51 (03) : 2081 - 2085
  • [6] Digital Design and Pipelined Architecture for Reversible Watermarking Based on Difference Expansion using FPGA
    Ghosh, Sudip
    Das, Nachiketa
    Das, Subhajit
    Maity, Santi P.
    Rahaman, Hafizur
    2014 INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY (ICIT), 2014, : 123 - 128
  • [7] Design of an Overcurrent Protection Relay Based on Electronics Technology
    Agheli, Babak
    Kalami, Arash
    Amini, Abdollah
    PROCEEDINGS OF THE 28TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS (MIXDES 2021), 2021, : 211 - 216
  • [8] TABLE BASED ALGORITHM FOR INVERSE-TIME OVERCURRENT RELAY
    Stojanovic, Zoran N.
    Djuric, Milenko B.
    JOURNAL OF ELECTRICAL ENGINEERING-ELEKTROTECHNICKY CASOPIS, 2014, 65 (04): : 213 - 220
  • [9] Design and Implementation of Overcurrent Protection Relay
    Suliman, Mohammed Y.
    Ghazal, Mohammed
    JOURNAL OF ELECTRICAL ENGINEERING & TECHNOLOGY, 2020, 15 (04) : 1595 - 1605
  • [10] Overcurrent protection relay-based Arduino Uno for FREEDM system
    Kotb, Mohamed F.
    El-Saadawi, Magdi
    El-Desouky, Eman H.
    INTERNATIONAL TRANSACTIONS ON ELECTRICAL ENERGY SYSTEMS, 2019, 29 (06)