A 19.6 ps, FPGA-Based TDC With Multiple Channels for Open Source Applications

被引:52
作者
Fishburn, Matthew W. [1 ]
Menninga, L. Harmen [1 ]
Favi, Claudio [2 ]
Charbon, Edoardo [1 ]
机构
[1] Delft Univ Technol, NL-2628 CD Delft, Netherlands
[2] Nagra Kudelski, CH-1033 Geneva, Switzerland
关键词
Field-programmable gate array (FPGA)-based time-to-digital converter (TDC); multi-channel time-to-digital converter (TDCs); positron emission tomography (PET); TO-DIGITAL CONVERTER; RESOLUTION;
D O I
10.1109/TNS.2013.2241789
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This work presents a multi-channel, time-to-digital converter (TDC) based on a field-programmable gate array (FPGA). A thorough characterization of the TDC, based on a Xilinx Virtex-6 FPGA, is presented and several performance parameters are described, including distortions due to the FPGA architecture, temperature effects, intra-chip position variation, and chip-to-chip variation. An optimized TDC exhibits 10 ps LSB duration, an integral non-linearity range of 3.86 LSB, and an input range longer than 100 mu s. Total time uncertainty (single-shot jitter) is measured to be 19.6 ps at a time difference of 40 ns, and less than 400 ps at a time difference larger than 100 mu s.
引用
收藏
页码:2203 / 2208
页数:6
相关论文
共 17 条
[1]   Pseudorandom Stimuli Generation for Testing Time-to-Digital Converters on an FPGA [J].
Amiri, Amir Mohammad ;
Khouas, Abdelhakim ;
Boukadoum, Mounir .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2009, 58 (07) :2209-2215
[2]   THE VERNIER TIME-MEASURING TECHNIQUE [J].
BARON, RG .
PROCEEDINGS OF THE INSTITUTE OF RADIO ENGINEERS, 1957, 45 (01) :21-30
[3]  
Daigle M., 2010, AEROSPACE C 2010 IEE, P1
[4]  
Favi C., 2009, FPGA09, V1, P1
[5]  
Favi C., 2010, THESIS ECOLE POLYTEC
[6]  
Junnarkar S. S., 2009, IEEE NUCL SCI S AU N, VN64, P3434
[7]   Single-chip interpolating time counter with 200-ps resolution and 43-s range [J].
Kalisz, J ;
Szplet, R ;
Pelka, R ;
Poniecki, A .
IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1997, 46 (04) :851-856
[8]   A CMOS Time-to-Digital Converter (TDC) Based On a Cyclic Time Domain Successive Approximation Interpolation Method [J].
Mantyniemi, Antti ;
Rahkonen, Timo ;
Kostamovaara, Juha .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (11) :3067-3078
[9]  
Menninga H., 2011, THESIS DELFT U TECHN
[10]  
Minas N., 2007, 13 IEEE INT S AS CIR, P1