A current sensing completion detection method for asynchronous pipelines operating in the sub-threshold regime

被引:6
作者
Akgun, Omer Can [1 ]
Guerkaynak, Frank K. [1 ]
Leblebici, Yusuf [1 ]
机构
[1] Swiss Fed Inst Technol EPFL, Microelect Syst Lab LSM, CH-1015 Lausanne, Switzerland
关键词
sub-threshold; asynchronous; CMOS logic; completion detection; current sensing; LOW-POWER;
D O I
10.1002/cta.540
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Digital circuits operating in the sub-threshold regime are able to perform minimum energy operation at a given delay. In the sub-threshold regime the circuit delay, and hence, the leakage energy consumption depend on the supply voltage exponentially. By reducing the idle time of the circuit, the energy-minimum supply voltage can be reduced, resulting in lower energy consumption. This paper first presents an energy model for comparing synchronous and asynchronous sub-threshold operation. After the presentation of the model, design and simulation results of a novel current sensing based completion detection circuit that is applicable to coarse-grained single-rail asynchronous pipelines working in the sub-threshold regime is shown. The system works by sensing the changes in the current consumption of static CMOS combinational blocks and generates completion signals delayed in proportion to the computation taking place. The method is applied as a proof of concept to the operation of a static CMOS 16-bit adder logic block that has been designed using conventional EDA tools for a 0.18 mu m CMOS process. When operating with a supply voltage of 220 mV, speed improvements of up to 19.3% have been observed in the operation of the circuit. If the system is operated at the asynchronous energy-minimum supply voltage, an energy consumption reduction of 17% can be realized for the same computation load. Copyright (C) 2008 John Wiley & Sons, Ltd.
引用
收藏
页码:203 / 220
页数:18
相关论文
共 20 条
[1]   Current sensing completion detection for subthreshold asynchronous circuits [J].
Akgun, Omer Can ;
Leblebici, Yusuf ;
Vittoz, Eric A. .
2007 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1-3, 2007, :376-379
[2]   Low Power and Energy Efficient Asynchronous Design [J].
Beerer, Peter A. ;
Roncken, Marly E. .
JOURNAL OF LOW POWER ELECTRONICS, 2007, 3 (03) :234-253
[3]   LOW-POWER CMOS DIGITAL DESIGN [J].
CHANDRAKASAN, AP ;
SHENG, S ;
BRODERSEN, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :473-484
[4]   On the Lambert W function [J].
Corless, RM ;
Gonnet, GH ;
Hare, DEG ;
Jeffrey, DJ ;
Knuth, DE .
ADVANCES IN COMPUTATIONAL MATHEMATICS, 1996, 5 (04) :329-359
[5]  
DEAN ME, 1991, IEEE INTERNATIONAL CONFERENCE ON COMPUTER-DESIGN : VLSI IN COMPUTERS AND PROCESSORS, P187, DOI 10.1109/ICCD.1991.139878
[6]   Four-phase micropipeline latch control circuits [J].
Furber, SB ;
Day, P .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1996, 4 (02) :247-253
[7]  
GRASS E, 1995, SECOND WORKING CONFERENCE ON ASYNCHRONOUS DESIGN METHODOLOGIES, PROCEEDINGS, P170, DOI 10.1109/WCADM.1995.514654
[8]   A novel design method for asynchronous bundled-data transfer circuits considering characteristics of delay variations [J].
Imai, Masashi ;
Nanya, Takashi .
12TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2006, :68-77
[9]   A 160 mV robust Schmitt trigger based subthreshold SRAM [J].
Kulkarni, Jaydeep P. ;
Kim, Keejong ;
Roy, Kaushik .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (10) :2303-2313
[10]  
LAMPINEN H, 2001, P EEE INT S CIRC SYS, V4, P394