A general model for Differential Power Analysis attacks to static logic circuits

被引:3
作者
Alioto, Massimo [1 ]
Poli, Massimo [1 ]
Rocchi, Santina [1 ]
机构
[1] Univ Siena, DII, I-53100 Siena, Italy
来源
PROCEEDINGS OF 2008 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-10 | 2008年
关键词
D O I
10.1109/ISCAS.2008.4542175
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a general model of multi-bit Differential Power Analysis (DPA) attacks to static logic circuits is proposed, with emphasis on symmetric-key cryptographic algorithms. The main parameters that are of interest in practical DPA attacks are analytically derived by introducing suitable approximations. Several interesting properties of DPA attacks are derived, allowing a deep understanding of the vulnerability of algorithms and circuits. The proposed model was validated by means of experimental measurements on an FPGA implementation of the Advanced Encryption Standard (AES) algorithm. The model accuracy is shown to be adequate, as the resulting error is always lower than 11%.
引用
收藏
页码:3346 / 3349
页数:4
相关论文
共 7 条
[1]  
ALIOTO M, 2007, P ECCTD 07, P368
[2]  
ALIOTO M, 2006, P PATMOS 2006 MONTP, P624
[3]  
Kocher Paul, 1999, LECT NOTES COMPUTER, P388, DOI DOI 10.1007/3-540-48405-1_25
[4]  
Mangard Stefan, 2007, POWER ANAL ATTACKS R
[5]   Examining smart-card security under the threat of power analysis attacks [J].
Messerges, TS ;
Dabbish, EA ;
Sloan, RH .
IEEE TRANSACTIONS ON COMPUTERS, 2002, 51 (05) :541-552
[6]  
RANKL W, 1999, SMART CARD HDB
[7]  
Unnikrishna Pillai S., 2002, Probability, Random Variables, and Stochastic Processes