A coding framework for low-power address and data busses

被引:139
作者
Ramprasad, S [1 ]
Shanbhag, NR [1 ]
Hajj, IN [1 ]
机构
[1] Univ Illinois, Coordinated Sci Lab, Urbana, IL 61801 USA
基金
美国国家科学基金会;
关键词
CMOS VLSI; coding; high-capacitance busses; low-power design; switching activity;
D O I
10.1109/92.766748
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents a source-coding framework for the design of coding schemes to reduce transition activity. These schemes are suited for high-capacitance busses where the extra power dissipation due to the encoder and decoder circuitry is offset by the power savings at the bus. In this framework, a data source (characterized in a probabilistic manner) is first passed through a decorrelating function f(1). Next, a variant of entropy coding function f(2) is employed, which reduces the transition activity. The framework is then employed to derive novel encoding schemes whereby practical forms for f(1) and f(2) are proposed. Simulation results with an encoding scheme for data busses indicate an average reduction in transition activity of 36%. This translates into a reduction in total power dissipation for bus capacitances greater than 14 pF/b in 1.2-mu m CMOS technology. For a typical value for bus capacitance of 50 pF/b, there is a 36% reduction in power dissipation and eight times more power savings compared to existing schemes. Simulation results with an encoding scheme for instruction address busses indicate an average reduction in transition activity by a factor of 1.5 times over known coding schemes.
引用
收藏
页码:212 / 221
页数:10
相关论文
共 21 条
[1]  
Athas W. C., 1994, IEEE Transactions on Very Large Scale Integration (VLSI) Systems, V2, P398, DOI 10.1109/92.335009
[2]  
BENINI L, 1997, GREAT LAK VLSI S URB, P77
[3]   MINIMIZING POWER-CONSUMPTION IN DIGITAL CMOS CIRCUITS [J].
CHANDRAKASAN, AP ;
BRODERSEN, RW .
PROCEEDINGS OF THE IEEE, 1995, 83 (04) :498-523
[4]   OPTIMIZING POWER USING TRANSFORMATIONS [J].
CHANDRAKASAN, AP ;
POTKONJAK, M ;
MEHRA, R ;
RABAEY, J ;
BRODERSEN, RW .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (01) :12-31
[5]  
Cover T. M., 2005, ELEM INF THEORY, DOI 10.1002/047174882X
[6]   CMOS SCALING FOR HIGH-PERFORMANCE AND LOW-POWER - THE NEXT 10 YEARS [J].
DAVARI, B ;
DENNARD, RH ;
SHAHIDI, GG .
PROCEEDINGS OF THE IEEE, 1995, 83 (04) :595-606
[7]  
FAULKNER DW, 1991, Patent No. 5062152
[8]  
Fletcher R. J., 1987, U.S. Patent, Patent No. [4 667 337, 4667337]
[9]  
HEGDE R, 1998, INT C COMP AID DES S
[10]  
Horowitz M., 1994, P IEEE S LOW POW EL, P8