A high-resolution time interpolator based on a delay locked loop and an RC delay line

被引:95
|
作者
Mota, M [1 ]
Christiansen, J
机构
[1] High Energy Phys Lab, P-1000 Lisbon, Portugal
[2] CERN, European Ctr Particle Phys, CH-1211 Geneva 23, Switzerland
关键词
code density test; delay locked loop; high-resolution time measurement; RC delay line; time calibration; time to digital converter;
D O I
10.1109/4.792603
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
An architecture for a time interpolation circuit with an rms error of similar to 25 ps has been developed in a 0.7-mu m CMOS technology. It is based on a delay locked loop (DLL) driven by a 160-MHz reference clock and a passive RC delay line controlled by an autocalibration circuit. Start-up calibration of the RC delay line is performed using code density tests (CDT), The very small temperature/voltage dependence of R and C parameters and the self-calibrating DLL results in a low-power, high-resolution time interpolation circuit in a standard digital CMOS technology.
引用
收藏
页码:1360 / 1366
页数:7
相关论文
共 50 条
  • [1] High-resolution time interpolator based on a delay locked loop and an RC delay line
    High Energy Physics, 1000 Lisbon, Portugal
    不详
    IEEE J Solid State Circuits, 10 (1360-1366):
  • [2] Phase interpolator using delay locked loop
    Kim, T
    Kim, B
    2003 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, 2003, : 76 - 80
  • [3] HIGH-RESOLUTION SCINTICAMERA BASED ON DELAY-LINE TIME CONVERSION
    NOHARA, N
    TANAKA, E
    HIRAMOTO, T
    KUMANO, N
    KAKEGAWA, M
    JOURNAL OF NUCLEAR MEDICINE, 1971, 12 (09) : 635 - &
  • [4] A digital delay locked loop with a monotonic delay line
    Liu, Jen-Chieh
    Yang, Chuan
    ELECTRONICS LETTERS, 2023, 59 (11)
  • [5] High Resolution Delay Locked Loop for Time Synchronization with Multi Path Mitigation
    Marx, Michael
    Kokozinski, Rainer
    Mueller, Hans-Christan
    PRIME: PROCEEDINGS OF THE CONFERENCE 2009 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2009, : 204 - 207
  • [6] A high-resolution multi-phase delay-locked loop with offset locking technique
    Chuang, Chi-Nan
    Wu, Chun-Yen
    Lin, Tsui-Wei
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2016, 103 (10) : 1699 - 1712
  • [7] A high-linearity and high-resolution delay line structure with a calibration algorithm in delay-based LINC transmitters
    Han Yue
    Qiao Shushan
    Hei Yong
    JOURNAL OF SEMICONDUCTORS, 2016, 37 (01)
  • [8] A high-linearity and high-resolution delay line structure with a calibration algorithm in delay-based LINC transmitters
    韩越
    乔树山
    黑勇
    Journal of Semiconductors, 2016, 37 (01) : 103 - 109
  • [9] A high-linearity and high-resolution delay line structure with a calibration algorithm in delay-based LINC transmitters
    韩越
    乔树山
    黑勇
    Journal of Semiconductors, 2016, (01) : 103 - 109
  • [10] Optical delay line for high time resolution measurement: W-type delay line
    Hashimoto, Kyohei
    Kano, Satoru S.
    Wada, Akihide
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2008, 79 (08):