Review and Projections of Integrated Cooling Systems for Three-Dimensional Integrated Circuits

被引:136
作者
Kandlikar, Satish G. [1 ,2 ]
机构
[1] Rochester Inst Technol, Dept Mech Engn, Rochester, NY 14623 USA
[2] Rochester Inst Technol, Microsyst Engn Dept, Rochester, NY 14623 USA
关键词
cooling; 3D IC; review; single-phase cooling; electronics cooling; flow boiling; microchannels; MICROCHANNEL HEAT SINKS; FLOW BOILING PHENOMENA; PRESSURE-DROP; HIGH-PERFORMANCE; 3D; CHIP; SILICON; TECHNOLOGIES; DESIGN; REGIME;
D O I
10.1115/1.4027175
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In an effort to increase processor speeds, 3D IC architecture is being aggressively pursued by researchers and chip manufacturers. This architecture allows extremely high level of integration with enhanced electrical performance and expanded functionality, and facilitates realization of VLSI and ULSI technologies. However, utilizing the third dimension to provide additional device layers poses thermal challenges due to the increased heat dissipation and complex electrical interconnects among different layers. The conflicting needs of the cooling system requiring larger flow passage dimensions to limit the pressure drop, and the IC architecture necessitating short interconnect distances to reduce signal latency warrant paradigm shifts in both of their design approach. Additional considerations include the effects due to temperature nonuniformity, localized hot spots, complex fluidic connections, and mechanical design. This paper reviews the advances in 3D IC cooling in the last decade and provides a vision for codesigning 3D IC architecture and integrated cooling systems. For heat fluxes of 50-100 W/cm(2) on each side of a chip in a 3D IC package, the current single-phase cooling technology is projected to provide adequate cooling, albeit with high pressure drops. For future applications with coolant surface heat fluxes from 100 to 500 W/cm(2), significant changes need to be made in both electrical and cooling technologies through a new level of codesign. Effectively mitigating the high temperatures surrounding local hot spots remains a challenging issue. The codesign approach with circuit, software and thermal designers working together is seen as essential. The through silicon vias (TSVs) in the current designs place a stringent limit on the channel height in the cooling layer. It is projected that integration of wireless network on chip architecture could alleviate these height restrictions since the data bandwidth is independent of the communication lengths. Microchannels that are 200 mu m or larger in depth are expected to allow dissipation of large heat fluxes with significantly lower pressure drops.
引用
收藏
页数:11
相关论文
共 79 条
[1]  
Akiyama S., 1983, International Electron Devices Meeting 1983. Technical Digest, P352
[2]   3D Integrated Water Cooling of a Composite Multilayer Stack of Chips [J].
Alfieri, Fabio ;
Tiwari, Manish K. ;
Zinovik, Igor ;
Poulikakos, Dimos ;
Brunschwiler, Thomas ;
Michel, Bruno .
JOURNAL OF HEAT TRANSFER-TRANSACTIONS OF THE ASME, 2010, 132 (12)
[3]   3D Heterogeneous Integrated Systems: Liquid Cooling, Power Delivery, and Implementation [J].
Bakir, Muhannad S. ;
King, Calvin ;
Sekar, Deepak ;
Thacker, Hiren ;
Dang, Bing ;
Huang, Gang ;
Naeemi, Azad ;
Meindl, James D. .
PROCEEDINGS OF THE IEEE 2008 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2008, :663-670
[4]   Flow and Heat Transfer of a Microjet Impinging on a Heated Chip: Part II Heat Transfer [J].
Chang, C. J. ;
Chen, H. T. ;
Gau, Chie .
NANOSCALE AND MICROSCALE THERMOPHYSICAL ENGINEERING, 2013, 17 (02) :92-111
[5]   Flow and Heat Transfer of a Micro Jet Impinging on a Heated Chip: Part I-Micro Free and Impinging Jet Flow [J].
Chang, C. J. ;
Shen, C. H. ;
Gau, Chie .
NANOSCALE AND MICROSCALE THERMOPHYSICAL ENGINEERING, 2013, 17 (01) :50-68
[6]   High performance and subambient silicon microchannel cooling [J].
Colgan, E. G. ;
Furman, B. ;
Gaynes, M. ;
LaBianca, N. ;
Magerlein, J. H. ;
Polastre, R. ;
Bezama, R. ;
Marston, K. ;
Schmidt, R. .
JOURNAL OF HEAT TRANSFER-TRANSACTIONS OF THE ASME, 2007, 129 (08) :1046-1051
[7]   Chip-level spray cooling of an LD-MOSFET RF power amplifier [J].
Cotler, AC ;
Brown, ER ;
Dhir, V ;
Shaw, MC .
IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2004, 27 (02) :411-416
[8]   Integrated Microfluidic Cooling and Interconnects for 2D and 3D Chips [J].
Dang, Bing ;
Bakir, Muhannad S. ;
Sekar, Deepak Chandra ;
King, Calvin R., Jr. ;
Meindl, James D. .
IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2010, 33 (01) :79-87
[9]  
DARPA, 2013, DARPABAA1321 MICR TE
[10]   Demystifying 3D ICs: The procs and cons of going vertical [J].
Davis, WR ;
Wilson, J ;
Mick, S ;
Xu, M ;
Hua, H ;
Mineo, C ;
Sule, AM ;
Steer, M ;
Franzon, PD .
IEEE DESIGN & TEST OF COMPUTERS, 2005, 22 (06) :498-510