Current-Comparison-Based Domino: New Low-Leakage High-Speed Domino Circuit for Wide Fan-In Gates

被引:48
|
作者
Peiravi, Ali [1 ]
Asyaei, Mohammad [1 ]
机构
[1] Ferdowsi Univ Mashhad, Dept Elect Engn, Sch Engn, Mashhad 9177948947, Iran
关键词
Domino logic; leakage-tolerant; noise immunity; wide fan-in; KEEPER; DESIGN; CMOS; DIE;
D O I
10.1109/TVLSI.2012.2202408
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, a new domino circuit is proposed, which has a lower leakage and higher noise immunity without dramatic speed degradation for wide fan-in gates. The technique which is utilized in this paper is based on comparison of mirrored current of the pull-up network with its worst case leakage current. The proposed circuit technique decreases the parasitic capacitance on the dynamic node, yielding a smaller keeper for wide fan-in gates to implement fast and robust circuits. Thus, the contention current and consequently power consumption and delay are reduced. The leakage current is also decreased by exploiting the footer transistor in diode configuration, which results in increased noise immunity. Simulation results of wide fan-in gates designed using a 16-nm high-performance predictive technology model demonstrate 51% power reduction and at least 2.41x noise-immunity improvement at the same delay compared to the standard domino circuits for 64-bit OR gates.
引用
收藏
页码:934 / 943
页数:10
相关论文
共 50 条
  • [1] Voltage Comparison Based High Speed & Low Power Domino Circuit for wide fan-in Gates
    Pal, Pratosh Kumar
    Dubey, Avaneesh Kumar
    Kassa, Sankit R.
    Nagaria, Rajendra Kumar
    2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2016, : 96 - 99
  • [2] Low leakage domino logic circuit for wide fan-in gates using CNTFET
    Garg, Sandeep
    Gupta, Tarun K.
    IET CIRCUITS DEVICES & SYSTEMS, 2019, 13 (02) : 163 - 173
  • [3] A new leakage-tolerant domino circuit for wide fan-in gates with CNTFET
    Kumar, Anil
    Shrivastava, Bhavna P.
    Dadoria, Ajay Kumar
    2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
  • [4] A Modified High Speed Domino with Low Leakage for Wide Fan-in Domino OR-Gate
    Kumar, Ankur
    Varshney, Vikrant
    Pal, Pratosh Kumar
    Nagaria, R. K.
    Dubey, Avaneesh Kumar
    IEEE INDICON: 15TH IEEE INDIA COUNCIL INTERNATIONAL CONFERENCE, 2018,
  • [5] Robust low leakage controlled keeper by current-comparison domino for wide fan-in gates
    Peiravi, Ali
    Asyaei, Mohammad
    INTEGRATION-THE VLSI JOURNAL, 2012, 45 (01) : 22 - 32
  • [6] A new process variation and leakage-tolerant domino circuit for wide fan-in OR gates
    Ankur Kumar
    R. K. Nagaria
    Analog Integrated Circuits and Signal Processing, 2020, 102 : 9 - 25
  • [7] A new process variation and leakage-tolerant domino circuit for wide fan-in OR gates
    Kumar, Ankur
    Nagaria, R. K.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 102 (01) : 9 - 25
  • [8] Low-Leakage Full Adder Circuit Using Current Comparison Based Domino Logic
    Naveen, R.
    Thanushkodi, K.
    2013 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET), 2013, : 41 - 45
  • [9] A Domino Circuit Technique for Noise-Immune High Fan-In Gates
    Asyaei, Mohammad
    Moradi, Farshad
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (10)
  • [10] A new leakage-tolerant high speed comparator based domino gate for wide fan-in OR logic for low power VLSI circuits
    Kumar, Ankur
    Nagaria, R. K.
    INTEGRATION-THE VLSI JOURNAL, 2018, 63 : 174 - 184