Programmable Clock Delay for Hysteresis Adjustment in Dynamic Comparators

被引:0
作者
Khanfir, Leila [1 ]
Mouine, Jaouhar [2 ]
机构
[1] Univ Tunis El Manar, Natl Engn Sch Tunis, Anal Concept & Control Syst Lab, Tunis, Tunisia
[2] Prince Sattam Bin Abdulaziz Univ, Dept Elect Engn, Al Kharj, Saudi Arabia
来源
2018 30TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM) | 2018年
关键词
Dual-clock comparator; hysteresis programming; clock delay programming; programmable delay circuit; DESIGN;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The comparator hysteresis adjustment has allowed emerging new application fields including peak detectors and spectrum analyzers. However, hysteresis programming techniques has been mainly developed for static comparators. Hence, when high speed operation and reduced silicon area are desired, such techniques should also be developed for dynamic comparators. This paper presents a new hysteresis programming technique in dynamic comparators based on the digital programming of the clock delay. For this purpose and to ensure optimal circuit performance, a new delay circuit has been designed. To validate the design, a dynamic comparator with 4-bit hysteresis programming has been implemented and simulated using a commercially available 0.18 m CMOS process. The comparator hysteresis is then adjusted form 200 V to 17mV. The whole circuit consumes 1.1pJ at 500MHz while consuming less than 65 W of static power.
引用
收藏
页码:264 / 267
页数:4
相关论文
共 50 条
[21]   Elastic programmable properties and dynamic dissipation of gradient unstable structures [J].
Ji, Shubin ;
Wang, Cong ;
Wei, Yingjie ;
Wang, Zilu .
INTERNATIONAL JOURNAL OF MECHANICAL SCIENCES, 2024, 271
[22]   Programmable Electrostatic Interactions Expand the Landscape of Dynamic Functional Hydrogels [J].
Huang, Sheng-Chen ;
Xia, Xiao-Xia ;
Fan, Ru-Xia ;
Qan, Zhi-Gang .
CHEMISTRY OF MATERIALS, 2020, 32 (05) :1937-1945
[23]   Clock Multiplication Techniques Using Digital Multiplying Delay-Locked Loops [J].
Elshazly, Amr ;
Inti, Rajesh ;
Young, Brian ;
Hanumolu, Pavan Kumar .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (06) :1416-1428
[24]   Effects of Hysteresis on the Dynamic Deformation of Artificial Polymeric Heart Valve [J].
Marwan, Shahrul Hisyam ;
Todo, Mitsugu .
PROSTHESIS, 2022, 4 (04) :511-523
[25]   Exploiting Programmable Temperature Compensation Devices to Manage Temperature-Induced Delay Uncertainty [J].
Wolpert, David ;
Ampadu, Paul .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (04) :735-748
[26]   Rethinking dynamic difficulty adjustment for video game design [J].
Guo, Zhixing ;
Thawonmas, Ruck ;
Ren, Xiangshi .
ENTERTAINMENT COMPUTING, 2024, 50
[27]   Rail Clamp with Dynamic Time-Constant Adjustment [J].
Venkatasubramanian, Ramachandran ;
Oertle, Kent ;
Ozev, Sule .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (05) :1313-1324
[28]   Dynamic Clock Stretching for Variation Compensation in VLSI Circuit Design [J].
Mahalingam, Venkataraman ;
Ranganathan, Nagarajan ;
Hyman, Ransford, Jr. .
ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2012, 8 (03)
[29]   MULTISCROLL CHAOTIC ATTRACTORS FROM A HYSTERESIS BASED TIME-DELAY DIFFERENTIAL EQUATION [J].
Kilinc, Selcuk ;
Yalcin, Mustak E. ;
Ozoguz, Serdar .
INTERNATIONAL JOURNAL OF BIFURCATION AND CHAOS, 2010, 20 (10) :3275-3281
[30]   Time delay stability analysis for vibration suppression of a smart cantilever beam with hysteresis property [J].
Zhang, Ting ;
Li, Hong Guang ;
Cai, Guo Ping .
JOURNAL OF LOW FREQUENCY NOISE VIBRATION AND ACTIVE CONTROL, 2021, 40 (02) :898-915