Micromachined high-Q inductors in a 0.18-μm copper interconnect low-K dielectric CMOS process

被引:96
作者
Lakdawala, H [1 ]
Zhu, X
Luo, H
Santhanam, S
Carley, LR
Fedder, GK
机构
[1] Carnegie Mellon Univ, Dept Elect & Comp Engn, Pittsburgh, PA 15213 USA
[2] Carnegie Mellon Univ, Inst Robot, Pittsburgh, PA 15213 USA
关键词
CMOS micromachining; modeling; monolithic inductors; quality factor; RFIC; self-resonance; silicon integrated circuit technology; substrate loss;
D O I
10.1109/4.987092
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
On-chip spiral micromachined inductors fabricated in a 0.18-mum digital CMOS process with 6-level copper interconnect and low-K dielectric are described. A post-CMOS maskless micromachining process compatible with the CMOS materials and design rules has been developed to create inductors suspended above the substrate with the inter-turn dielectric removed. Such inductors have higher quality factors as substrate losses are eliminated by silicon removal and increased self-resonant frequency due to reduction of inter-turn and substrate parasitic capacitances. Quality factors up to 12 were obtained for a 3.2-nH micromachined inductor at 7.5 GHz. Improvements of up to 180% in maximum quality factor, along with 40 %-70 % increase in self-resonant frequency were seen over conventional inductors. The effects of micromachining on inductor performance was modeled using a physics-based model with predictive capability. The model was verified by measurements at various stages of the post-CMOS processing. Micromachined inductor quality factor is limited by series resistance up to a predicted metal thickness of between 6-10 mum.
引用
收藏
页码:394 / 403
页数:10
相关论文
共 30 条
[1]   High Q inductors for wireless applications in a complementary silicon bipolar process [J].
Ashby, KB ;
Koullias, IA ;
Finley, WC ;
Bastek, JJ ;
Moinian, S .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (01) :4-9
[2]   Microwave inductors and capacitors in standard multilevel interconnect silicon technology [J].
Burghartz, JN ;
Soyuer, M ;
Jenkins, KA .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1996, 44 (01) :100-104
[3]   Spiral inductors and transmission lines in silicon technology using copper-damascene interconnects and low-loss substrates [J].
Burghartz, JN ;
Edelstein, DC ;
Jenkins, KA ;
Kwark, YH .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 1997, 45 (10) :1961-1968
[4]   RF circuit design aspects of spiral inductors on silicon [J].
Burghartz, JN ;
Edelstein, DC ;
Soyuer, M ;
Ainspan, HA ;
Jenkins, KA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (12) :2028-2034
[5]   RF potential of a 0.18-μm CMOS logic device technology [J].
Burghartz, JN ;
Hargrove, M ;
Webster, CS ;
Groves, RA ;
Keene, M ;
Jenkins, KA ;
Logan, R ;
Nowak, E .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2000, 47 (04) :864-870
[6]   LARGE SUSPENDED INDUCTORS ON SILICON AND THEIR USE IN A 2-MU-M CMOS RF AMPLIFIER [J].
CHANG, JYC ;
ABIDI, AA ;
GAITAN, M .
IEEE ELECTRON DEVICE LETTERS, 1993, 14 (05) :246-248
[7]  
*CONV INC, MEMCAD US MAN
[8]  
Deutsch A., 2001, P IEEE APR, V89
[9]  
EO Y, 1990, IEEE T COMPON HYBR, V5, P555
[10]   Laminated high-aspect-ratio microstructures in a conventional CMOS process [J].
Fedder, GK ;
Santhanam, S ;
Reed, ML ;
Eagle, SC ;
Guillou, DF ;
Lu, MSC ;
Carley, LR .
SENSORS AND ACTUATORS A-PHYSICAL, 1996, 57 (02) :103-110