Ultimate Scaling of High-κ Gate Dielectrics: Higher-κ or Interfacial Layer Scavenging?

被引:141
|
作者
Ando, Takashi [1 ]
机构
[1] IBM Corp, Thomas J Watson Res Ctr, Yorktown Hts, NY 10598 USA
关键词
high-kappa; metal gate; scavenging; higher-kappa; EOT; MOSFET; ELECTRON-MOBILITY; REMOTE PHONON; MOSFETS; CMOS; CHALLENGES; SILICON; ORIGIN; STACK;
D O I
10.3390/ma5030478
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
Current status and challenges of aggressive equivalent-oxide-thickness (EOT) scaling of high-kappa gate dielectrics via higher-kappa (>20) materials and interfacial layer (IL) scavenging techniques are reviewed. La-based higher-kappa materials show aggressive EOT scaling (0.5-0.8 nm), but with effective workfunction (EWF) values suitable only for n-type field-effect-transistor (FET). Further exploration for p-type FET-compatible higher-kappa materials is needed. Meanwhile, IL scavenging is a promising approach to extend Hf-based high-kappa dielectrics to future nodes. Remote IL scavenging techniques enable EOT scaling below 0.5 nm. Mobility-EOT trends in the literature suggest that short-channel performance improvement is attainable with aggressive EOT scaling via IL scavenging or La-silicate formation. However, extreme IL scaling (e.g., zero-IL) is accompanied by loss of EWF control and with severe penalty in reliability. Therefore, highly precise IL thickness control in an ultra-thin IL regime (<0.5 nm) will be the key technology to satisfy both performance and reliability requirements for future CMOS devices.
引用
收藏
页码:478 / 500
页数:23
相关论文
共 50 条
  • [41] MoS2 Functionalization with a Sub-nm Thin SiO2 Layer for Atomic Layer Deposition of High-κ Dielectrics
    Zhang, Haodong
    Arutchelvan, Goutham
    Meersschaut, Johan
    Gaur, Abhinav
    Conard, Thierry
    Bender, Hugo
    Lin, Dennis
    Asselberghs, Inge
    Heyns, Marc
    Radu, Iuliana
    Vandervorst, Wilfried
    Delabie, Annelies
    CHEMISTRY OF MATERIALS, 2017, 29 (16) : 6772 - 6780
  • [42] Improved Monolayer MoS2 Performance With Two-Step Atomic Layer Deposited High-κ Dielectrics
    Chou, Bo-Jhih
    Chang, Yu-Cheng
    Chang, Wen-Hao
    Chen, Chao-Hsin
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2022, 10 : 1033 - 1039
  • [43] Structural Properties and Electrical Characteristics of High-κ Tm2O3 Gate Dielectrics for InGaZnO Thin Film Transistors
    Pan, Tung-Ming
    Chen, Fa-Hsyang
    Hung, Meng-Ning
    Her, Jim-Long
    Koyama, Keiichi
    SCIENCE OF ADVANCED MATERIALS, 2014, 6 (09) : 1973 - 1978
  • [44] Electrical characteristics and TDDB breakdown mechanism of N2-RTA-treated Hf-based high-κ gate dielectrics
    Lin, Cheng-Li
    Chou, Mei-Yuan
    Kang, Tsung-Kuei
    Wu, Shich-Chuan
    MICROELECTRONIC ENGINEERING, 2011, 88 (06) : 950 - 958
  • [45] Ultra low density of interfacial traps with mixed thermal and plasma enhanced ALD of high-k gate dielectrics
    Ahadi, Kaveh
    Cadien, Ken
    RSC ADVANCES, 2016, 6 (20) : 16301 - 16307
  • [46] Interfacial and electrical properties of GaAs metal-oxide-semiconductor device with TiOxNy High-k Gate Dielectrics
    Das, T.
    Mahata, C.
    Sutradhar, G.
    Bose, P. K.
    Maiti, C. K.
    DIELECTRICS IN NANOSYSTEMS -AND- GRAPHENE, GE/III-V, NANOWIRES AND EMERGING MATERIALS FOR POST-CMOS APPLICATIONS 3, 2011, 35 (03): : 325 - 332
  • [47] Electrical and reliability characteristics of polycrystalline silicon thin-film transistors with high-κ Eu2O3 gate dielectrics
    Yen, Li-Chen
    Hu, Chia-Wei
    Chiang, Tsung-Yu
    Chao, Tien-Sheng
    Pan, Tung-Ming
    APPLIED PHYSICS LETTERS, 2012, 100 (17)
  • [48] Enhanced Channel Mobility at Sub-nm EOT by Integration of a TmSiO Interfacial Layer in HfO2/TiN High-k/Metal Gate MOSFETs
    Litta, Eugenio Dentoni
    Hellstrom, Per-Erik
    Ostling, Mikael
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2015, 3 (05): : 397 - 404
  • [49] Interfacial layer optimization of high-k/metal gate stacks for low temperature processing
    Linder, Barry P.
    Narayanan, Vijay
    Cartier, Eduard A.
    MICROELECTRONIC ENGINEERING, 2009, 86 (7-9) : 1632 - 1634
  • [50] Performance Investigation of Dual-Halo Dual-Dielectric Triple Material Surrounding Gate MOSFET with High-κ dielectrics for Low Power Applications
    Kumar, Prashant
    Gupta, Neeraj
    Sachdeva, Nitin
    Sachdeva, Tarun
    Vashishath, Munish
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2020, 20 (03) : 297 - 304