How crucial is back gate misalignment/oversize in double gate MOSFETs for ultra-low-voltage analog/rf applications?

被引:7
作者
Kranti, Abhinav [1 ]
Armstrong, G. Alastair [1 ]
机构
[1] Queens Univ Belfast, Sch Elect Elect Engn & Comp Sci, NISRC, Belfast BT9 5AH, Antrim, North Ireland
基金
英国工程与自然科学研究理事会;
关键词
Ultra-low-voltage analog/rf design; Double gate MOSFETs; Misaligned/oversize back gate; Gate-underlap architecture; Cut-off frequency; Intrinsic voltage gain; Transconductance-to-current ratio; Early voltage;
D O I
10.1016/j.sse.2008.06.051
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In the present work, by investigating the influence of source/drain (S/D) extension region engineering (also known as gate-underlap architecture) in planar Double Gate (DG) SOI MOSFETs, we offer new design insights to achieve high tolerance to gate misalignment/oversize in nanoscale devices for ultra-low-voltage (ULV) analog/rf applications. Our results show that (i) misaligned gate-underlap devices perform significantly better than DC devices with abrupt source/drain junctions with identical misalignment, (ii) misaligned gate underlap performance (with S/D optimization) exceeds perfectly aligned DG devices with abrupt S/D regions and (iii) 25% back gate misalignment can be tolerated without any significant degradation in cut-off frequency (f(T)) and intrinsic voltage gain (A(VO)). Gate-underlap DG devices designed with spacer-to-straggle ratio lying within the range 2.5 to 3.0 show best tolerance to misaligned/oversize back gate and indeed are better than self-aligned DG MOSFETs with non-underlap (abrupt) S/D regions. Impact of gate length and silicon film thickness scaling is also discussed. These results are very significant as the tolerable limit of misaligned/oversized back gate is considerably extended and the stringent process control requirements to achieve self-alignment can be relaxed for nanoscale planar ULV DG MOSFETs operating in weak-inversion region. The present work provides new opportunities for realizing future ULV analog/rf design with nanoscale gate-underlap DG MOSFETs. (C) 2008 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1895 / 1903
页数:9
相关论文
共 40 条
[1]  
ALLIBERT F, 2001, P ESSDERC, P267
[2]  
Anderson B A., 2006, US patent, Patent No. [7009265 B2, 7009265]
[3]  
[Anonymous], 2006, INT TECHNOLOGY ROADM
[4]   DOUBLE-GATE SILICON-ON-INSULATOR TRANSISTOR WITH VOLUME INVERSION - A NEW DEVICE WITH GREATLY ENHANCED PERFORMANCE [J].
BALESTRA, F ;
CRISTOLOVEANU, S ;
BENACHIR, M ;
BRINI, J ;
ELEWA, T .
IEEE ELECTRON DEVICE LETTERS, 1987, 8 (09) :410-412
[5]  
Boeuf F., 2001, IEDM, P637
[6]   An asymmetric channel SOI nMOSFET for improving DC and microwave characteristics [J].
Dehan, M ;
Raskin, JP .
SOLID-STATE ELECTRONICS, 2002, 46 (07) :1005-1011
[7]   The invariance of characteristic current densities in nanoscale MOSFETs and its impact on algorithmic design methodologies and design porting of Si(Ge) (Bi)CMOS high-speed building blocks [J].
Dickson, Timothy O. ;
Yau, Kenneth H. K. ;
Chalvatzis, Theodoros ;
Mangan, Alain M. ;
Laskin, Ekaterina ;
Beerkens, Rudy ;
Westergaard, Paul ;
Tazlauanu, Mihai ;
Yang, Ming-Ta ;
Voinigescu, Sorin P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (08) :1830-1845
[8]   Analysis of the parasitic S/D resistance in multiple-gate FETs [J].
Dixit, A ;
Kottantharayil, A ;
Collaert, N ;
Goodwin, M ;
Jurezak, M ;
De Meyer, K .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2005, 52 (06) :1132-1140
[9]   Low temperature (≤ 800°C) recessed junction selective silicon-germanium source/drain technology for sub-70 nm CMOS [J].
Gannavaram, S ;
Pesovic, N ;
Öztürk, MC .
INTERNATIONAL ELECTRON DEVICES MEETING 2000, TECHNICAL DIGEST, 2000, :437-440
[10]  
Hergenrother J. M., 1999, International Electron Devices Meeting 1999. Technical Digest (Cat. No.99CH36318), P75, DOI 10.1109/IEDM.1999.823850