High Repair-Efficiency BISR Scheme for RAMs by Reusing Bitmap for Bit Redundancy

被引:11
作者
Hou, Chih-Sheng [1 ]
Li, Jin-Fu [1 ]
机构
[1] Natl Cent Univ, Dept ment Elect Engn, Adv Reliable Syst Lab, Zhongli 320, Taiwan
关键词
Built-in redundancy analyzer (BIRA); built-in self-repair (BISR); local bitmap; memory test; random access memories (RAMs); BUILT-IN REDUNDANCY; EMBEDDED-MEMORY TEST; INFRASTRUCTURE IP;
D O I
10.1109/TVLSI.2014.2354378
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A built-in self-repair (BISR) scheme for random access memories (RAMs) with 2-D redundancy has a built-in redundancy analyzer (BIRA) for allocating the redundancy. The BIRA typically has a cache-like element called local bitmap for storing the fault information temporary. In this paper, a high-repair-efficiency BISR (HRE-BISR) scheme for RAMs is proposed. The HRE-BISR reuses the local bitmap to serve as spare bits such that it can repair more faults. In addition, a row/column/bit redundancy analysis (RCB-RA) algorithm for a RAM with spare rows, spare columns, and spare bits is presented. Simulation results show that the proposed HRE-BISR scheme can provide higher repair rate (RR) than a typical BISR scheme without reusing the local bitmap as spare bits. Only about 0.44% additional hardware overhead is needed to modify the local bitmap as spare bits. In addition, the HRE-BISR scheme using 3 x 3-bit local bitmap for RA only incurs about 0.08-ns delay penalty for a 512 x 16 x 32-bit RAM with one spare row and one spare column. However, the HRE-BIRA scheme with RCB-RA algorithm can provide 0.48%-11.95% increment of RR for different fault distributions.
引用
收藏
页码:1720 / 1728
页数:9
相关论文
共 35 条
[1]   An on-chip self-repair calculation and fusing methodology [J].
Anand, D ;
Cowan, B ;
Farnsworth, O ;
Jakobsen, P ;
Oakland, S ;
Ouellette, MR ;
Wheater, DL .
IEEE DESIGN & TEST OF COMPUTERS, 2003, 20 (05) :67-75
[2]  
[Anonymous], 2008, IEEE INT TEST C, DOI DOI 10.1109/TEST.2008.4700617
[3]  
Bhavsar D. K., 1999, International Test Conference 1999. Proceedings (IEEE Cat. No.99CH37034), P311, DOI 10.1109/TEST.1999.805645
[4]   A built-in redundancy-analysis scheme for random access memories with two-level redundancy [J].
Chang, Da-Ming ;
Li, Jin-Fu ;
Huang, Yu-Jen .
JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2008, 24 (1-3) :181-192
[5]   Cost-Efficient Built-In Redundancy Analysis With Optimal Repair Rate for RAMs [J].
Chen, Ting-Ju ;
Li, Jin-Fu ;
Tseng, Tsu-Wei .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2012, 31 (06) :930-940
[6]   A Built-In Self-Repair Scheme for 3-D RAMs With Interdie Redundancy [J].
Chou, Che-Wei ;
Huang, Yu-Jen ;
Li, Jin-Fu .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2013, 32 (04) :572-583
[7]  
Du XG, 2004, 17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, P895
[8]   Memory Built-In Self-Repair Planning Framework for RAMs in SoCs [J].
Hou, Chih-Sheng ;
Li, Jin-Fu ;
Tseng, Tsu-Wei .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2011, 30 (11) :1731-1743
[9]   ProTaR: An infrastructure IP for repairing RAMs in system-on-chips [J].
Huang, Chao-Da ;
Li, Jin-Fu ;
Tseng, Tsu-Wei .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (10) :1135-1143
[10]   Built-in redundancy analysis for memory yield improvement [J].
Huang, CT ;
Wu, CF ;
Li, JF ;
Wu, CW .
IEEE TRANSACTIONS ON RELIABILITY, 2003, 52 (04) :386-399