Reconfigurable Network-on-Chip Design for Heterogeneous Multi-core System Architecture

被引:0
|
作者
Shen, Jih-Sheng [1 ]
Hsiung, Pao-Ann [2 ]
Lu, Juin-Ming [1 ]
机构
[1] Ind Technol Res Inst, Informat & Commun Res Labs, Hsinchu, Taiwan
[2] Natl Chung Cheng Univ, Dept CSIE, Chiayi, Taiwan
来源
2014 INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING & SIMULATION (HPCS) | 2014年
关键词
Network-on-Chip; reconfiguration; adaptive routing; hardware interface; hardware/software co-design;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Due to the need to support concurrent executions of versatile applications, the system complexity, in terms of the number of cores, is drastically increased from tens to hundreds or thousands of cores. These complex systems usually contain heterogeneous cores or processing elements such as different processor cores, memories, and several Silicon Intellectual Properties (SIPs). Network-on-chip (NoC) was proposed to provide scalability and higher throughput for these heterogeneous multicore systems. However, general designs of NoC infrastructures for multi-core systems usually lack the flexibility to support different processing requirements such as performance, power, reliability, and response time. It is helpful if designers can provide a reconfigurable NoC design so that these requirements can be supported more easily. In this work, we take an existing reconfigurable NoC for example and discuss related hardware and software issues. Some issues such as the reconfiguration time overhead must be considered in the design of a reconfigurable NoC such that it can be used for heterogeneous multi-core systems.
引用
收藏
页码:523 / 526
页数:4
相关论文
共 50 条
  • [1] Reliable network-on-chip design for multi-core system-on-chip
    Kuei-Chung Chang
    The Journal of Supercomputing, 2011, 55 : 86 - 102
  • [2] Reliable network-on-chip design for multi-core system-on-chip
    Chang, Kuei-Chung
    JOURNAL OF SUPERCOMPUTING, 2011, 55 (01): : 86 - 102
  • [3] A Heterogeneous Multi-core Network-on-Chip Mapping Optimization Algorithm
    Fang, Juan
    Zhao, Haoyan
    Zhang, Jiayue
    Shi, Jiamei
    ALGORITHMS AND ARCHITECTURES FOR PARALLEL PROCESSING, ICA3PP 2021, PT I, 2022, 13155 : 370 - 384
  • [4] On the design, control, and use of a reconfigurable heterogeneous multi-core system-on-a-chip
    Kwok, Tyrone Tai-On
    Kwok, Yu-Kwong
    2008 IEEE INTERNATIONAL SYMPOSIUM ON PARALLEL & DISTRIBUTED PROCESSING, VOLS 1-8, 2008, : 403 - 413
  • [5] Wireless Network-on-Chip: A New Era in Multi-Core Chip Design
    Deb, Sujay
    Mondal, Hemanta Kumar
    PROCEEDINGS OF THE 2014 25TH IEEE INTERNATIONAL SYMPOSIUM ON RAPID SYSTEM PROTOTYPING (RSP): SHORTENING THE PATH FROM SPECIFICATION TO PROTOTYPE, 2014, : 59 - 64
  • [6] The Design of Heterogeneous Multi-core Reconfigurable Mobile Terminal Architecture
    Zhao, Baohua
    Liang, Xiao
    An, Ningyu
    Lu, Hui
    Zhang, Zhan
    PROCEEDINGS OF THE 2ND INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND APPLICATION ENGINEERING (CSAE2018), 2018,
  • [7] Simulation Environment for Design and Verification of Network-on-Chip and Multi-core Systems
    Khan, Gul N.
    Dumitriu, Victor
    2009 IEEE INTERNATIONAL SYMPOSIUM ON MODELING, ANALYSIS & SIMULATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS (MASCOTS), 2009, : 403 - 411
  • [8] SHARP: Shared Heterogeneous Architecture with Reconfigurable Photonic Network-on-Chip
    Van Winkle, Scott
    Kodi, Avinash Karanth
    ACM JOURNAL ON EMERGING TECHNOLOGIES IN COMPUTING SYSTEMS, 2018, 14 (02)
  • [9] The Design and Implementation of a Heterogeneous Multi-core Security Chip architecture Based on Shared Memory System
    Zhang, Lei
    Dong, Renping
    Zhang, Chang
    Yu, Yaping
    MECHANICAL COMPONENTS AND CONTROL ENGINEERING III, 2014, 668-669 : 1314 - 1318
  • [10] An Efficient Hardware Implementation of DVFS in Multi-Core System with Wireless Network-on-Chip
    Mondal, Hemanta Kumar
    Harsha, Gade Narayana Sri
    Deb, Sujay
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 185 - 190