Scalable gate first process for silicon on insulator metal oxide semiconductor field effect transistors with epitaxial high-k dielectrics

被引:9
作者
Gottlob, HDB [1 ]
Mollenhauer, T [1 ]
Wahlbrink, T [1 ]
Schmidt, M [1 ]
Echtermeyer, T [1 ]
Efavi, JK [1 ]
Lemme, MC [1 ]
Kurz, H [1 ]
机构
[1] AMO GmbH, AMICA, D-52074 Aachen, Germany
来源
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B | 2006年 / 24卷 / 02期
关键词
D O I
10.1116/1.2180256
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A "gate first" silicon on insulator (SOI) complementary metal oxide semiconductor process technology for direct evaluation of epitaxial gate dielectrics is described, where the gate stack is fabricated prior to any lithography or etching step. This sequence provides perfect silicon surfaces required for epitaxial growth. The inverted process flow with silicon dioxide (SiO2)/polysilicon gate stacks is demonstrated for gate lengths from 10 mu m down to 40 nm on a fully depleted 25 nm thin SOI film. The interface qualities at the front and back gates are investigated and compared to conventionally processed SOI devices. Furthermore, the subthreshold behavior is studied and the scalability of the gate first approach is proven by fully functional sub-100 nm transistors. Finally, a fully functional gate first metal oxide semiconductor field effect transistor with the epitaxial high-k gate dielectric gadolinium oxide (Gd2O3) and titanium nitride (TiN) gate electrode is presented. (c) 2006 American Vacuum Society.
引用
收藏
页码:710 / 714
页数:5
相关论文
共 12 条
[1]  
[Anonymous], 2004, INT TECHNOLOGY ROADM
[2]   Ultrathin-body SOI MOSFET for deep-sub-tenth micron era [J].
Choi, YK ;
Asano, K ;
Lindert, N ;
Subramanian, V ;
King, TJ ;
Bokor, J ;
Hu, CM .
IEEE ELECTRON DEVICE LETTERS, 2000, 21 (05) :254-255
[3]  
CZERNOHORSKY M, IN PRESS APPL PHYS L
[4]  
Doris B, 2002, INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, P267, DOI 10.1109/IEDM.2002.1175829
[5]   Study of a high contrast process for hydrogen silsesquioxane as a negative tone electron beam resist [J].
Henschel, W ;
Georgiev, YM ;
Kurz, H .
JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2003, 21 (05) :2018-2025
[6]  
LEMME MC, IN PRESS MICROELECTR
[7]  
RISTOLOVEANU S, 1995, ELECT CHARACTERIZATI, P250
[8]   Leakage current mechanisms and leakage reduction techniques in deep-submicrometer CMOS circuits [J].
Roy, K ;
Mukhopadhyay, S ;
Mahmoodi-Meimand, H .
PROCEEDINGS OF THE IEEE, 2003, 91 (02) :305-327
[9]   Nickel-silicide process for ultra-thin-body SOI-MOSFETs [J].
Schmidt, M ;
Mollenhauer, T ;
Gottlob, HDB ;
Wahlbrink, T ;
Efavi, JK ;
Ottaviano, L ;
Cristoloveanu, S ;
Lemme, MC ;
Kurz, H .
MICROELECTRONIC ENGINEERING, 2005, 82 (3-4) :497-502
[10]   Fully-depleted SOI devices with TaSiN gate, HfO2 gate dielectric, and elevated source/drain extensions [J].
Vandooren, A ;
Barr, A ;
Mathew, L ;
White, TR ;
Egley, S ;
Pham, D ;
Zavala, M ;
Samavedam, S ;
Schaeffer, J ;
Conner, J ;
Nguyen, BY ;
White, BE ;
Orlowski, MK ;
Mogab, J .
IEEE ELECTRON DEVICE LETTERS, 2003, 24 (05) :342-344