Analysis and reduction of capacitive coupling noise in high-speed VLSI circuits

被引:19
|
作者
Heydari, P [1 ]
Pedram, M [1 ]
机构
[1] Univ Calif Irvine, Dept Elect & Comp Engn, Irvine, CA 92697 USA
来源
2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS | 2001年
关键词
D O I
10.1109/ICCD.2001.955011
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Scaling the minimum feature size of VLSI circuits to sub-quarter micron and its clock frequency to 2GHz has caused crosstalk noise to become a serious problem, that degrades the performance and reliability of high speed integrated circuits. This paper presents an efficient method,for computing the capacitive crosstalk in sub-quarter micron VLSI circuits. In particular, we provide closed-form expressions for the peak amplitude, the pulse width, and the time-domain waveform of the crosstalk noise. Experiments show that our analytical predictions are at least two times better than the previous models in terms of the prediction accuracy. Afore precisely, experimental results show that the maximum error of our predictions is less than 10% while the average error is only 4%. Finally, based on the proposed analytical models, we discuss the effects of transistor sizing and buffering on crosstalk noise reduction in VLSI circuits.
引用
收藏
页码:104 / 109
页数:6
相关论文
共 50 条
  • [1] Capacitive coupling noise in high-speed VLSI circuits
    Heydari, P
    Pedram, M
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (03) : 478 - 488
  • [2] Noise analysis under capacitive and inductive coupling for high speed circuits
    Choi, SH
    Roy, K
    FIRST IEEE INTERNATION WORKSHOP ON ELECTRONIC DESIGN, TEST AND APPLICATIONS, PROCEEDINGS, 2002, : 365 - 369
  • [3] Analysis and minimization of crosstalk noise in copper interconnects for high-speed VLSI circuits
    Rajendra Naik Bhukya
    Raju Mudavath
    CSI Transactions on ICT, 2019, 7 (2) : 81 - 86
  • [4] Inductive and Capacitive Coupling Noise in Superconductive VLSI Circuits
    Jabbari, Tahereh
    Friedman, Eby G.
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2023, 33 (09)
  • [5] Gate-level exception handling design for noise reduction in high-speed VLSI circuits
    Chang, Sanghoan
    Choi, Gwan
    20TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: TECHNOLOGY CHALLENGES IN THE NANOELECTRONICS ERA, 2007, : 109 - +
  • [6] Effects of mode conversion on parasitic coupling in high-speed VLSI circuits
    Quéré, Y
    Le Gouguec, T
    Martin, PM
    Le Berre, D
    Huret, F
    SIGNAL PROPAGATION ON INTERCONNECTS, PROCEEDINGS, 2004, : 193 - 196
  • [7] HIGH-SPEED PARALLEL CRC CIRCUITS IN VLSI
    PEI, TB
    ZUKOWSKI, C
    IEEE TRANSACTIONS ON COMMUNICATIONS, 1992, 40 (04) : 653 - 657
  • [8] Interconnect mode conversion in high-speed VLSI circuits
    Quéré, Y
    LeGouguec, T
    Martin, PM
    Huret, F
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 265 - 270
  • [9] Overview of complementary GaAs technology for high-speed VLSI circuits
    Brown, RB
    Bernhardt, B
    LaMacchia, M
    Abrokwah, J
    Parakh, PN
    Basso, TD
    Gold, SM
    Stetson, S
    Gauthier, CR
    Foster, D
    Crawforth, B
    McQuire, T
    Sakallah, K
    Lomax, RJ
    Mudge, TN
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (01) : 47 - 51
  • [10] OPTIMIZED ESD PROTECTION CIRCUITS FOR HIGH-SPEED MOS VLSI
    FUJISHIN, E
    GARRETT, K
    LEVIS, MP
    MOTTA, RF
    HARTRANFT, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (02) : 594 - 596