A Dividerless PLL With Low Power and Low Reference Spur by Aperture-Phase Detector and Phase-to-Analog Converter

被引:17
作者
Cai, Deyun [1 ]
Fu, Haipeng [1 ]
Ren, Junyan [1 ]
Li, Wei [1 ]
Li, Ning [1 ]
Yu, Hao [2 ]
Yeo, Kiat Seng [2 ]
机构
[1] Fudan Univ, State Key Lab ASIC & Syst, Shanghai 201203, Peoples R China
[2] Nanyang Technol Univ, Sch Elect & Elect Engn, Singapore 639798, Singapore
基金
中国国家自然科学基金;
关键词
Aperture-phase detector; clock generation; dividerless; dual-loop; jitter; low in-band phase noise; low power; low reference spur; phase locked loop (PLL); phase-to-analog converter; CMOS FREQUENCY-SYNTHESIZER; DIFFERENTIAL CHARGE PUMP; CALIBRATION TECHNIQUE; REDUCTION; NOISE;
D O I
10.1109/TCSI.2012.2215751
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 2.1-GHz dividerless PLL with low power, low reference spur and low in-band phase noise is introduced in this paper. A new phase detection mechanism using aperture-phase detector (APD) and phase-to-analog converter (PAC) generates an analog voltage in proportion to the phase error between reference and VCO, and then controls the current amplitude of the following charge pump (CP). The charging and discharging currents in the proposed CP have equal pulse width and equal small amplitude in locked state, which reduces the reference spur and power consumption of the CP effectively. Moreover, compared to the conventional CP with the same bias current in locked state, the proposed CP can contribute a much lower noise to the PLL output. In addition, a method of tunable loop gain with theoretical analysis is introduced to reduce the PLL output jitter. The proposed PLL is fabricated in a standard 0.13-mu m CMOS process. It consumes 2.5 mA from a 1.2-V supply voltage and occupies a core area of 0.48 mm x 0.86 mm. The reference spur of the proposed PLL is measured to be -80 dBc/-74 dBc and an in-band phase noise of -103 dBc/Hz at 100 kHz offset is achieved.
引用
收藏
页码:37 / 50
页数:14
相关论文
共 23 条
[1]  
Banerjee D., 2006, PLL performance, simulation and design
[2]   A 5-GHz CMOS Type-II PLL With Low KVCO and Extended Fine-Tuning Range [J].
Bruss, Stephen P. ;
Spencer, Richard R. .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2009, 57 (08) :1978-1988
[3]   Design and analysis of an ultrahigh-speed glitch-free fully differential charge pump with minimum output current variation and accurate matching [J].
Cheng, Shanfeng ;
Tong, Haitao ;
Silva-Martinez, Jose ;
Karsilayan, Aydin Ilker .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (09) :843-847
[4]  
Deyun Cai, 2011, 2011 IEEE Asian Solid-State Circuits Conference, P141, DOI 10.1109/ASSCC.2011.6123622
[5]   Spur Reduction Techniques for Phase-Locked Loops Exploiting A Sub-Sampling Phase Detector [J].
Gao, Xiang ;
Klumperink, Eric A. M. ;
Socci, Gerard ;
Bohsali, Mounir ;
Nauta, Bram .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (09) :1809-1821
[6]   A Low Noise Sub-Sampling PLL in Which Divider Noise is Eliminated and PD/CP Noise is Not Multiplied by N2 [J].
Gao, Xiang ;
Klumperink, Eric A. M. ;
Bohsali, Mounir ;
Nauta, Bram .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (12) :3253-3263
[7]   Jitter Analysis and a Benchmarking Figure-of-Merit for Phase-Locked Loops [J].
Gao, Xiang ;
Klumperink, Eric A. M. ;
Geraedts, Paul F. J. ;
Nauta, Bram .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (02) :117-121
[8]   CHARGE-PUMP PHASE-LOCK LOOPS [J].
GARDNER, FM .
IEEE TRANSACTIONS ON COMMUNICATIONS, 1980, 28 (11) :1849-1858
[9]   Reduction of pump current mismatch in charge-pump PLL [J].
Hwang, M. -S. ;
Kim, J. ;
Jeong, D. -K. .
ELECTRONICS LETTERS, 2009, 45 (03) :135-136
[10]   A fully integrated CMOS frequency synthesizer with charge-averaging charge pump and dual-path loop filter for PCS- and cellular-CDMA wireless systems [J].
Koo, Y ;
Huh, H ;
Cho, Y ;
Lee, J ;
Park, J ;
Lee, K ;
Jeong, DK ;
Kim, W .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (05) :536-542