A 5-GS/s 10-b 76-mW Time-Interleaved SAR ADC in 28 nm CMOS

被引:59
作者
Fang, Jie [1 ,2 ]
Thirunakkarasu, Shankar [1 ]
Yu, Xuefeng [1 ]
Silva-Rivas, Fabian [1 ]
Zhang, Chaoming [1 ]
Singor, Frank [1 ]
Abraham, Jacob [2 ]
机构
[1] Broadcom Ltd, Austin, TX 78746 USA
[2] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78705 USA
关键词
ADC; calibration; comparator; direct sampling receiver; sample-and-hold (S/H); successive approximation register (SAR); time interleaved (TI); SNDR;
D O I
10.1109/TCSI.2017.2661481
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 5-GS/s 12-way 10-b time-interleaved successive approximation register (SAR) ADC for direct sampling receivers. Proper signal and clock distribution along the multiple channels are utilized to mitigate interchannel bandwidth and timing mismatches. A digitally assisted calibration is introduced to remove the interchannel offset, gain, and timing mismatch. The T-type bootstrapped sampling switches minimize the interchannel crosstalk among top-plate sampling SAR channels and the signal-dependent leakage current during SAR conversion cycles. The power efficiency of this ADC is significantly improved by many design techniques. The merged capacitor switching algorithm leads to high switching efficiency and a smaller area. The modified reference voltage scheme optimizes input common-mode voltage of the comparators. The optimal subradix-2 capacitive DAC results in low-power reference buffers and higher conversion speed. This ADC achieves 49-dB SNR, 52-dB THD, and 42-dB SNDR up to Nyquist frequency at 5 GS/s, consumes 76 mWfrom 1 V supply, and occupies 0.57 mm(2) in 28 nm CMOS technology. The implemented architecture also demonstrates high scalability to advanced CMOS technology nodes and has even higher power efficiency potential.
引用
收藏
页码:1673 / 1683
页数:11
相关论文
共 28 条
[21]  
Liu W., 2009, Solid-State Cir- cuits Conference - Digest of Technical Papers, P82
[22]   All-Digital Background Calibration of a Successive Approximation ADC Using the "Split ADC" Architecture [J].
McNeill, John A. ;
Chan, Ka Yan ;
Coln, Michael C. W. ;
David, Christopher L. ;
Brenneman, Cody .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2011, 58 (10) :2355-2365
[23]   Reconstruction of band-limited periodic nonuniformly sampled signals through multirate filter banks [J].
Prendergast, RS ;
Levy, BC ;
Hurst, PJ .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (08) :1612-1622
[24]   A 10-b 1-GHz 33-mW CMOS ADC [J].
Sahoo, Bibhu Datta ;
Razavi, Behzad .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (06) :1442-1452
[25]  
Stepanovic D., 2012, 2012 IEEE Symposium on VLSI Circuits, P84, DOI 10.1109/VLSIC.2012.6243801
[26]  
Sung BRS, 2015, ISSCC DIG TECH PAP I, V58, P464
[27]   A 1.5 mW 68 dB SNDR 80 Ms/s 2x Interleaved Pipelined SAR ADC in 28 nm CMOS [J].
van der Goes, Frank ;
Ward, Christopher M. ;
Astgimath, Santosh ;
Yan, Han ;
Riley, Jeff ;
Zeng, Zeng ;
Mulder, Jan ;
Wang, Sijia ;
Bult, Klaas .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (12) :2835-2845
[28]  
Wu J., 2013, VLSI CIRCUITS S DIGE, P92