A 5-GS/s 10-b 76-mW Time-Interleaved SAR ADC in 28 nm CMOS

被引:58
作者
Fang, Jie [1 ,2 ]
Thirunakkarasu, Shankar [1 ]
Yu, Xuefeng [1 ]
Silva-Rivas, Fabian [1 ]
Zhang, Chaoming [1 ]
Singor, Frank [1 ]
Abraham, Jacob [2 ]
机构
[1] Broadcom Ltd, Austin, TX 78746 USA
[2] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78705 USA
关键词
ADC; calibration; comparator; direct sampling receiver; sample-and-hold (S/H); successive approximation register (SAR); time interleaved (TI); SNDR;
D O I
10.1109/TCSI.2017.2661481
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a 5-GS/s 12-way 10-b time-interleaved successive approximation register (SAR) ADC for direct sampling receivers. Proper signal and clock distribution along the multiple channels are utilized to mitigate interchannel bandwidth and timing mismatches. A digitally assisted calibration is introduced to remove the interchannel offset, gain, and timing mismatch. The T-type bootstrapped sampling switches minimize the interchannel crosstalk among top-plate sampling SAR channels and the signal-dependent leakage current during SAR conversion cycles. The power efficiency of this ADC is significantly improved by many design techniques. The merged capacitor switching algorithm leads to high switching efficiency and a smaller area. The modified reference voltage scheme optimizes input common-mode voltage of the comparators. The optimal subradix-2 capacitive DAC results in low-power reference buffers and higher conversion speed. This ADC achieves 49-dB SNR, 52-dB THD, and 42-dB SNDR up to Nyquist frequency at 5 GS/s, consumes 76 mWfrom 1 V supply, and occupies 0.57 mm(2) in 28 nm CMOS technology. The implemented architecture also demonstrates high scalability to advanced CMOS technology nodes and has even higher power efficiency potential.
引用
收藏
页码:1673 / 1683
页数:11
相关论文
共 28 条
[11]   A 1-GS/s 11-bit ADC with 55-dB SNDR, 250-mW power realized by a high bandwidth scalable time-interleaved architecture [J].
Gupta, Sandeep K. ;
Inerfield, Michael A. ;
Wang, Jingbo .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (12) :2650-2657
[12]   Merged capacitor switching based SAR ADC with highest switching energy-efficiency [J].
Hariprasath, V. ;
Guerber, J. ;
Lee, S. -H. ;
Moon, U. -K. .
ELECTRONICS LETTERS, 2010, 46 (09) :620-U35
[13]  
Hong HK, 2015, ISSCC DIG TECH PAP I, V58, P470
[14]  
Inerfield M., 2014, P S VLSI CIRC VLSI J, P84
[15]   A 10-b 120-Msample/s time-interleaved analog-to-digital converter with digital background calibration [J].
Jamal, SM ;
Fu, DH ;
Chang, NCJ ;
Hurst, PJ ;
Lewis, SH .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (12) :1618-1627
[16]  
Janssen E, 2013, ISSCC DIG TECH PAP I, V56, P464, DOI 10.1109/ISSCC.2013.6487816
[17]  
Kull Lukas, 2013, 2013 Symposium on VLSI Circuits, pC260
[18]  
Le Dortz N, 2014, ISSCC DIG TECH PAP I, V57, P386, DOI 10.1109/ISSCC.2014.6757481
[19]   Cell Adhesion and Long-Term Survival of Transplanted Mesenchymal Stem Cells: A Prerequisite for Cell Therapy [J].
Lee, Seahyoung ;
Choi, Eunhyun ;
Cha, Min-Ji ;
Hwang, Ki-Chul .
OXIDATIVE MEDICINE AND CELLULAR LONGEVITY, 2015, 2015
[20]   A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure [J].
Liu, Chun-Cheng ;
Chang, Soon-Jyh ;
Huang, Guan-Ying ;
Lin, Ying-Zu .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) :731-740