On-chip segmented bus: A self-timed approach

被引:17
作者
Seceleanu, T [1 ]
Plosila, J [1 ]
Lijeberg, P [1 ]
机构
[1] Turku Univ, Dept Informat Technol, Lab Elect & Commun Syst, FIN-20014 Turku, Finland
来源
15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS | 2002年
关键词
D O I
10.1109/ASIC.2002.1158059
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Bus structure is one of the important issues within the present day system-on-chip design paradigm. Speed and power consumption characteristics of a bus-based device are highly dependent on the bus organization. We propose a segmented bus architecture which shows potential for improving both speed and power related figures of a bus-based system. From a globally asynchronous locally synchronous systems perspective, self-timed logic seems appropriate for interconnecting sub-systems operating at different speeds. Hence, inter-module control follows self-timed design rules, whereas modules themselves can be synchronous entities.
引用
收藏
页码:216 / 220
页数:5
相关论文
共 50 条
  • [41] Self-timed boundary-scan cells for multi-chip module test
    Garcia, TA
    Acosta, AJ
    Mora, JM
    Ramos, J
    Huertas, JL
    16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 92 - 97
  • [42] Self-Timed Boundary-Scan Cells for Multi-Chip Module Test
    T.A. García
    A.J. Acosta
    J.M. Mora
    J. Ramos
    J.L. Huertas
    Journal of Electronic Testing, 1999, 15 : 115 - 127
  • [43] Self-timed boundary-scan cells for multi-chip module test
    García, Tomás A.
    Acosta, Antonio J.
    Mora, José M.
    Ramos, Juan
    Huertas, José L.
    Journal of Electronic Testing: Theory and Applications (JETTA), 1999, 15 (01): : 115 - 127
  • [44] Performance optimization of self-timed circuits
    Franklin, MA
    Prabhu, P
    PROCEEDINGS OF THE 8TH GREAT LAKES SYMPOSIUM ON VLSI, 1998, : 374 - 379
  • [45] DESIGN OF SELF-TIMED MULTIPLIERS - A COMPARISON
    SPARSO, J
    NIELSEN, CD
    NIELSEN, LS
    STAUNSTRUP, J
    ASYNCHRONOUS DESIGN METHODOLOGIES, 1993, 28 : 165 - 179
  • [46] SPECIFICATION AND ANALYSIS OF SELF-TIMED CIRCUITS
    KISHINEVSKY, MA
    KONDRATYEV, AY
    TAUBIN, AR
    JOURNAL OF VLSI SIGNAL PROCESSING, 1994, 7 (1-2): : 117 - 135
  • [47] NATIONAL ELABORATES ON SELF-TIMED SRAMS
    WILSON, R
    COMPUTER DESIGN, 1990, 29 (09): : 128 - 128
  • [48] Optimising Self-timed FPGA circuits
    Ferguson, Phillip David
    Efthymiou, Aristides
    Arslan, Tughrul
    Hume, Danny
    13TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, 2010, : 563 - 570
  • [49] Self-timed boundary-scan cells for multi-chip module test
    García, TA
    Acosta, AJ
    Mora, JM
    Ramos, J
    Huertas, JL
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1999, 15 (1-2): : 115 - 127
  • [50] SELF - A SELF-TIMED SYSTEMS-DESIGN TECHNIQUE
    LAU, CH
    ELECTRONICS LETTERS, 1987, 23 (06) : 269 - 270