On-chip segmented bus: A self-timed approach

被引:17
作者
Seceleanu, T [1 ]
Plosila, J [1 ]
Lijeberg, P [1 ]
机构
[1] Turku Univ, Dept Informat Technol, Lab Elect & Commun Syst, FIN-20014 Turku, Finland
来源
15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS | 2002年
关键词
D O I
10.1109/ASIC.2002.1158059
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Bus structure is one of the important issues within the present day system-on-chip design paradigm. Speed and power consumption characteristics of a bus-based device are highly dependent on the bus organization. We propose a segmented bus architecture which shows potential for improving both speed and power related figures of a bus-based system. From a globally asynchronous locally synchronous systems perspective, self-timed logic seems appropriate for interconnecting sub-systems operating at different speeds. Hence, inter-module control follows self-timed design rules, whereas modules themselves can be synchronous entities.
引用
收藏
页码:216 / 220
页数:5
相关论文
共 50 条
  • [31] Self-timed Booth's multiplier
    Pang, TCJ
    Choy, CS
    Chan, CF
    Cham, WK
    1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 280 - 283
  • [32] SELF-TIMED LOGIC-CIRCUITS
    POOLE, NR
    ELECTRONICS & COMMUNICATION ENGINEERING JOURNAL, 1994, 6 (06): : 261 - 270
  • [33] Cell designs for self-timed FPGAs
    Traver, C
    Reese, RB
    Thornton, MA
    14TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS, 2001, : 175 - 179
  • [34] Self-timed circuitry for global clocking
    Fairbanks, S
    Moore, S
    11TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2005, : 86 - 96
  • [35] A self-timed implementation of Boolean functions
    Saarepera, M
    Yoneda, T
    FIFTH INTERNATIONAL SYMPOSIUM ON ADVANCED RESEARCH IN ASYNCHRONOUS CIRCUITS AND SYSTEMS - PROCEEDINGS, 1999, : 243 - 250
  • [36] EVALUATION OF SELF-TIMED SYSTEMS FOR VLSI
    PATEL, V
    STEPTOE, K
    ELECTRONICS LETTERS, 1989, 25 (03) : 215 - 217
  • [37] A Self-Timed Ring based PUF
    Gimenez, Gregoire
    Cherkaoui, Abdelkarim
    Fesquet, Laurent
    2020 26TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS ASYNC 2020, 2020, : 69 - 77
  • [38] An investigation into the security of self-timed circuits
    Yu, ZC
    Furber, SB
    Plana, LA
    NINTH INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2003, : 206 - 215
  • [39] Preventing Glitches and Short Circuits in High-Level Self-Timed Chip Specifications
    Longfield, Stephen
    Nkounkou, Brittany
    Manohar, Rajit
    Tate, Ross
    ACM SIGPLAN NOTICES, 2015, 50 (06) : 270 - 279
  • [40] Self-timed communication platform for implementing high-performance systems-on-chip
    Liljeberg, P
    Plosila, J
    Isoaho, J
    INTEGRATION-THE VLSI JOURNAL, 2004, 38 (01) : 43 - 67