On-chip segmented bus: A self-timed approach

被引:17
|
作者
Seceleanu, T [1 ]
Plosila, J [1 ]
Lijeberg, P [1 ]
机构
[1] Turku Univ, Dept Informat Technol, Lab Elect & Commun Syst, FIN-20014 Turku, Finland
来源
15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS | 2002年
关键词
D O I
10.1109/ASIC.2002.1158059
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Bus structure is one of the important issues within the present day system-on-chip design paradigm. Speed and power consumption characteristics of a bus-based device are highly dependent on the bus organization. We propose a segmented bus architecture which shows potential for improving both speed and power related figures of a bus-based system. From a globally asynchronous locally synchronous systems perspective, self-timed logic seems appropriate for interconnecting sub-systems operating at different speeds. Hence, inter-module control follows self-timed design rules, whereas modules themselves can be synchronous entities.
引用
收藏
页码:216 / 220
页数:5
相关论文
共 50 条
  • [21] An alternative architecture for on-chip global interconnect: Segmented bus power modeling
    Zhang, Y
    Ye, W
    Irwin, MJ
    CONFERENCE RECORD OF THE THIRTY-SECOND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 1062 - 1065
  • [23] SELF-TIMED IS SELF-CHECKING
    DAVID, I
    GINOSAR, R
    YOELI, M
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1995, 6 (02): : 219 - 228
  • [24] SELF-TIMED RAM - STRAM
    OHNO, C
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 1988, 24 (04): : 293 - 300
  • [25] Verifying a self-timed divider
    Ono-Tesfaye, T
    Kern, C
    Greenstreet, MR
    ADVANCED RESEARCH IN ASYNCHRONOUS CIRCUITS AND SYSTEMS - FOURTH INTERNATIONAL SYMPOSIUM, 1998, : 146 - 158
  • [26] High-speed low-power on-chip global interconnects using low-swing self-timed regenerators
    Rezaei, Hossein
    Moghaddam, Soodeh Aghli
    Rahmati, Abdolreza
    MICROELECTRONICS JOURNAL, 2016, 58 : 76 - 82
  • [27] Energy/Area/Delay tradeoffs in the physical design of on-chip segmented bus architecture
    Guo, Jin
    Papanikolaou, Antonis
    Zhang, Hao
    Catthoor, Francky
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (08) : 941 - 944
  • [28] Rapid prototyping of self-timed circuits
    Moore, SW
    Robinson, P
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1998, : 360 - 365
  • [29] Self-timed Booth's multiplier
    Pang, TCJ
    Choy, CS
    Chan, CF
    Cham, WK
    1996 2ND INTERNATIONAL CONFERENCE ON ASIC, PROCEEDINGS, 1996, : 280 - 283
  • [30] SELF-TIMED FULLY PIPELINED MULTIPLIERS
    SALOMON, O
    KLAR, H
    ASYNCHRONOUS DESIGN METHODOLOGIES, 1993, 28 : 45 - 55