On-chip segmented bus: A self-timed approach

被引:17
|
作者
Seceleanu, T [1 ]
Plosila, J [1 ]
Lijeberg, P [1 ]
机构
[1] Turku Univ, Dept Informat Technol, Lab Elect & Commun Syst, FIN-20014 Turku, Finland
来源
15TH ANNUAL IEEE INTERNATIONAL ASIC/SOC CONFERENCE, PROCEEDINGS | 2002年
关键词
D O I
10.1109/ASIC.2002.1158059
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Bus structure is one of the important issues within the present day system-on-chip design paradigm. Speed and power consumption characteristics of a bus-based device are highly dependent on the bus organization. We propose a segmented bus architecture which shows potential for improving both speed and power related figures of a bus-based system. From a globally asynchronous locally synchronous systems perspective, self-timed logic seems appropriate for interconnecting sub-systems operating at different speeds. Hence, inter-module control follows self-timed design rules, whereas modules themselves can be synchronous entities.
引用
收藏
页码:216 / 220
页数:5
相关论文
共 50 条
  • [11] Self-timed regenerators for high-speed and low-power on-chip global interconnect
    Singh, Prashant
    Seo, Jae-Sun
    Blaauw, David
    Sylvester, Dennis
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (06) : 673 - 677
  • [12] Virtual self-timed blocks for systems-on-chip
    Chen, Yuan
    Xia, Fei
    Yakovlev, Alex
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 1969 - +
  • [13] A Hierarchical Approach to Self-Timed Circuit Verification
    Chau, Cuong
    Hunt, Warren A., Jr.
    Kaufmann, Matt
    Roncken, Marly
    Sutherland, Ivan
    2019 25TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS (ASYNC 2019), 2019, : 105 - 113
  • [14] Functional Approach in Self-Timed Circuit Design
    Plekhanov, L. P.
    Zakharov, V. N.
    Stepchenkov, Y. A.
    PROCEEDINGS OF 2015 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2015,
  • [15] Self-timed refreshing approach for dynamic memories
    Nyathi, J
    Delgado-Frias, JG
    ELEVENTH ANNUAL IEEE INTERNATIONAL ASIC CONFERENCE - PROCEEDINGS, 1998, : 169 - 173
  • [16] Low-Swing Self-Timed Regenerators for High Speed and Low-Power On-Chip Global Interconnects
    Rezaei, Hossein
    Moghaddam, Soodeh Aghli
    2016 24TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2016, : 188 - 192
  • [17] An approach for self-timed synchronous CMOS circuit design
    Walker, A
    Lala, PK
    1999 SOUTHWEST SYMPOSIUM ON MIXED-SIGNAL DESIGN, SSMSD 99, 1999, : 180 - 184
  • [18] Recursive Approach to the Design of a Parallel Self-Timed Adder
    Rahman, Mohammed Ziaur
    Kleeman, Lindsay
    Habib, Mohammad Ashfak
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (01) : 213 - 217
  • [19] The design and test of a smartcard chip using a CHAIN self-timed network-on-chip
    Bainbridge, WJ
    Plana, LA
    Furber, SB
    DESIGNERS' FORUM: DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, 2004, : 274 - 279
  • [20] Self-timed is self-checking
    Israel Inst of Technology, Haifa, Israel
    J Electron Test Theory Appl JETTA, 2 (219-228):