Design and Analysis of Memory Array Using 45 nm Nanotechnology of 7T SRAM Cell and Assess It Performance

被引:0
作者
Akashe, Shyam [1 ]
Sharma, Sanjay [1 ]
机构
[1] Thapar Univ, Dept Elect & Commun Engn, Patiala, Punjab, India
来源
2ND INTERNATIONAL ADVANCES IN APPLIED PHYSICS AND MATERIALS SCIENCE CONGRESS | 2012年 / 1476卷
关键词
SRAM; power Consumption; Memory Cell;
D O I
10.1063/1.4751556
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
The transistor mismatch can be described as two closely placed identical transistors have important differences in their electrical parameters as threshold voltage, body factor and current factor and make integrated circuit design and fabrication less predictable and controllable. Stability of a static random access memory (SRAM) is defined through its ability to retain the data at low-VDD. It is seriously affected by increased variability of transistor mismatch and decreased supply voltage and therefore becomes a major limitation of overall performance of low-voltage SRAM in nanometer CMOS process. The stability limitation is addressed through the design of a seven-transistor (7T) SRAM cell and of which the stability analysis and comparison with the conventional 6T SRAM cell is presented. This research also presents two 8-bit SRAM designs implemented by 6T and 7T SRAM cells respectively. The robustness of both designs is tested and verified through transistor mismatch and environmental process variations. Results obtained show 7T SRAM outperform 6T SRAM when stability is of a major concern.
引用
收藏
页码:9 / 16
页数:8
相关论文
共 11 条
  • [1] AMRUTUR BS, 2000, IEEE T SOLID STATE C, V35
  • [2] [Anonymous], 1989, DIGITAL MOS INTEGRAT
  • [3] [Anonymous], 2004, INT TECHNOLOGY ROADM
  • [4] A 65nm logic technology featuring 35nm gate lengths, enhanced channel strain, 8 Cu interconnect layers, low-k ILD and 0.57 μm2 SRAM cell
    Bai, P
    Auth, C
    Balakrishnan, S
    Bost, M
    Brain, R
    Chikarmane, V
    Heussner, R
    Hussein, M
    Hwang, J
    Ingerly, D
    James, R
    Jeong, J
    Kenyon, C
    Lee, E
    Lee, SH
    Lindert, N
    Liu, M
    Ma, Z
    Marieb, T
    Murthy, A
    Nagisetty, R
    Natarajan, S
    Neirynck, J
    Ott, A
    Parker, C
    Sebastian, J
    Shaheed, R
    Sivakurnar, S
    Steigerwald, J
    Tyagi, S
    Weber, C
    Woolery, B
    Yeoh, A
    Zhang, K
    Bohr, M
    [J]. IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 657 - 660
  • [5] Bellaouar Abdellatif, LOW POWER VLSI DESIG
  • [6] A 65 nm cmos technology for mobile and digital signal processing applications
    Chatterjee, A
    Yoon, J
    Zhao, S
    Tang, S
    Sadra, K
    Crank, S
    Mogul, H
    Aggarwal, R
    Chatterjee, B
    Lytle, S
    Lin, CT
    Lee, KD
    Kim, J
    Hong, QZ
    Kim, T
    Olsen, L
    Quevedo-Lopez, M
    Kirmse, K
    Zhang, G
    Meek, C
    Aldrich, D
    Mair, H
    Mehrotra, M
    Adam, L
    Mosher, D
    Yang, JY
    Crenshaw, D
    Williams, B
    Jacobs, J
    Jain, M
    Rosal, J
    Houston, T
    Wu, J
    Nagaraj, NS
    Scott, D
    Ashburn, S
    Tsao, A
    [J]. IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 665 - 668
  • [7] High performance and low power transistors integrated in 65nm bulk CMOS technology
    Luo, Z
    Steegen, A
    Eller, A
    Mann, R
    Baiocco, C
    Nguyen, P
    Kim, L
    Hoinkis, A
    Ku, V
    Klee, V
    Jamin, F
    Wrschka, P
    Shafer, P
    Lin, W
    Fang, S
    Ajmera, A
    Tan, W
    Park, D
    Mo, R
    Lian, J
    Vietzke, D
    Coppock, C
    Vayshenker, A
    Hook, T
    Chan, V
    Kim, K
    Cowley, A
    Kim, S
    Kaltalioglu, E
    Zhang, B
    Marokkey, S
    Lin, Y
    Lee, K
    Zhu, H
    Weybright, A
    Rengarajan, R
    Ku, J
    Schiml, T
    Sudijono, J
    Yang, I
    Wann, C
    [J]. IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 661 - 664
  • [8] Morifuji E, 2004, 2004 SYMPOSIUM ON VLSI TECHNOLOGY, DIGEST OF TECHNICAL PAPERS, P164
  • [9] Piguet Christian, LOW POWER SRAM ROM M
  • [10] STATIC-NOISE MARGIN ANALYSIS OF MOS SRAM CELLS
    SEEVINCK, E
    LIST, FJ
    LOHSTROH, J
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (05) : 748 - 754