Stochastic Modeling-Based Variability Analysis of On-Chip Interconnects

被引:81
|
作者
Vande Ginste, Dries [1 ]
De Zutter, Daniel [1 ]
Deschrijver, Dirk [2 ]
Dhaene, Tom [2 ]
Manfredi, Paolo [3 ]
Canavero, Flavio [3 ]
机构
[1] Univ Ghent, Electromagnet Grp, Dept Informat Technol, B-9000 Ghent, Belgium
[2] Ghent Univ IBBT, Dept Informat Technol, Surrogate Modeling Lab, B-9050 Ghent, Belgium
[3] Politecn Torino, Dipartimento Elettron, EMC Grp, I-10129 Turin, Italy
来源
IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY | 2012年 / 2卷 / 07期
关键词
Multiconductor transmission lines (MTLs); on-chip interconnects; stochastic Galerkin method (SGM); variability analysis; VECTOR; PARAMETERS; LINES;
D O I
10.1109/TCPMT.2012.2192274
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
In this paper, a novel stochastic modeling strategy is constructed that allows assessment of the parameter variability effects induced by the manufacturing process of on-chip interconnects. The strategy adopts a three-step approach. First, a very accurate electromagnetic modeling technique yields the per unit length (p.u.l.) transmission line parameters of the on-chip interconnect structures. Second, parameterized macromodels of these p.u.l. parameters are constructed. Third, a stochastic Galerkin method is implemented to solve the pertinent stochastic telegrapher's equations. The new methodology is illustrated with meaningful design examples, demonstrating its accuracy and efficiency. Improvements and advantages with respect to the state-of-the-art are clearly highlighted.
引用
收藏
页码:1182 / 1192
页数:11
相关论文
共 50 条
  • [21] A unified RLC model for high-speed on-chip interconnects
    Sim, SP
    Krishnan, S
    Petranovic, DM
    Arora, ND
    Lee, KR
    Yang, CY
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2003, 50 (06) : 1501 - 1510
  • [22] Crosstalk noise analysis of coupled on-chip interconnects using a multiresolution time domain (MRTD) technique
    Bhaskar Gugulothu
    Rajendra Naik Bhukya
    Journal of Computational Electronics, 2022, 21 : 348 - 359
  • [23] Crosstalk noise analysis of coupled on-chip interconnects using a multiresolution time domain (MRTD) technique
    Gugulothu, Bhaskar
    Bhukya, Rajendra Naik
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2022, 21 (01) : 348 - 359
  • [24] Space Mapped Neuromodeling for Fast & Accurate Signal Integrity Analysis of Rough On-chip Copper Interconnects
    Kushwaha, Suyash
    Guglani, Surila
    Soleimani, Nastaran
    Pathania, Sunil
    Kumar, Somesh
    Trinchero, Riccardo
    Roy, Sourajeet
    Sharma, Rohit
    IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS, EDAPS 2023, 2023,
  • [25] Stochastic Wave-Pipelined On-Chip Interconnect
    Najafi, Amir
    Najafi, Ardalan
    Garcia-Ortiz, Alberto
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2020, 67 (05) : 841 - 845
  • [26] Accurate capture of timing parameters in inductively-coupled on-chip interconnects
    Murgan, T
    Schlachta, C
    Petrov, M
    Indrusiak, L
    García, A
    Glesner, M
    Reis, R
    SBCCI2004:17TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2004, : 117 - 122
  • [27] Novel area-efficient regenerator for driving long on-chip interconnects
    Lee, Sung-Wook
    Kim, Joo-Seong
    Cho, Jun-Dong
    Kong, Bai-Sun
    IEICE ELECTRONICS EXPRESS, 2008, 5 (09) : 338 - 343
  • [28] NCXplore: A design space exploration framework of temporal encoding for on-chip serial interconnects
    Kornaros G.
    International Journal of High Performance Systems Architecture, 2010, 2 (3-4) : 177 - 186
  • [29] Design and optimization of on-chip interconnects using wave-pipelined multiplexed routing
    Joshi, Ajay J.
    Lopez, Gerald G.
    Davis, Jeffrey A.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (09) : 990 - 1002
  • [30] Analytical Model for Resistivity and Mean Free Path in On-Chip Interconnects with Rough Surfaces
    Kumar, Somesh
    Sharma, Rohit
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2018, 6 (02) : 233 - 243