qSSTA: A Statistical Static Timing Analysis Tool for Superconducting Single-Flux-Quantum Circuits

被引:4
|
作者
Zhang, Bo [1 ]
Li, Mingye [2 ]
Pedram, Massoud [3 ]
机构
[1] Univ Southern Calif, Elect & Comp Engn, Los Angeles, CA 90007 USA
[2] Univ Southern Calif, Dept Elect Engn, Los Angeles, CA 90007 USA
[3] Univ Southern Calif, Elect Engn, Los Angeles, CA 90007 USA
基金
美国国家科学基金会;
关键词
Path pruning; single flux quantum (SFQ); statistical static timing analysis; MODEL;
D O I
10.1109/TASC.2020.3005082
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Superconducting single flux quantum (SFQ) technology is an ultra-high performance and low power technology. The technology, however, lacks many of the design automation tools and capabilities that are commonplace in CMOS technology. This article describes methods to efficiently find the conditional probability density function (PDF) of the minimum workable clock period of SFQ circuits in view of manufacturing-induced process variations and presents qSSTA, a statistical static timing analysis tool targeting SFQ circuits. Following a grid-based correlation model, qSSTA represents spatial correlation of SFQ gates at different positions with respect to process parameters. By approximating timing characteristics of SFQ gates in a linear model, qSSTA is able to estimate the clock period as a normal random variable. Furthermore, process variations that generally result in extra delays in CMOS circuits can result in functional errors in SFQ circuits. qSSTA derives the closed form of the conditional PDF of the clock period under the scenario where all SFQ gates in the circuit work correctly. Compared to Monte Carlo simulations on look-up tables, experimental results show that the average percentage errors are 0.89% for the mean values, 8.04% for the standard deviation, and 0.61% for the 98-percentile point, whereas the runtime of qSSTA is 83% faster on average.
引用
收藏
页数:12
相关论文
共 50 条
  • [1] A Statistical Static Timing Analysis Tool for Superconducting Single-Flux-Quantum Circuits
    Zhang, Bo
    Wang, Fangzhou
    Gupta, Sandeep
    Pedram, Massoud
    2019 IEEE INTERNATIONAL SUPERCONDUCTIVE ELECTRONICS CONFERENCE (ISEC), 2019,
  • [2] qSTA: A Static Timing Analysis Tool for Superconducting Single-Flux-Quantum Circuits
    Zhang, Bo
    Pedram, Massoud
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2020, 30 (05)
  • [3] Static Timing Analysis for Single-Flux-Quantum Circuits Composed of Various Gates
    Kawaguchi, Takahiro
    Takagi, Kazuyoshi
    Takagi, Naofumi
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2022, 32 (05)
  • [4] Timing Characterization for Static Timing Analysis of Single Flux Quantum Circuits
    Katam, Naveen Kumar
    Pedram, Massoud
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2019, 29 (06)
  • [5] Optimization of superconducting microstrip interconnects for rapid single-flux-quantum circuits
    Rafique, MR
    Kataeva, I
    Engseth, H
    Tarasov, M
    Kidiyarova-Shevchenko, A
    SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2005, 18 (08): : 1065 - 1072
  • [6] Toward Superconducting Neuromorphic Computing Using Single-Flux-Quantum Circuits
    Liu, Zeshi
    Chen, Shuo
    Qu, Peiyao
    Tang, Guangming
    You, Haihang
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2025, 35 (03)
  • [7] Investigation of inductance for high-Tc superconducting single-flux-quantum circuits
    Soutome, Y
    Tsukamoto, A
    Saitoh, K
    Takagi, K
    SUPERCONDUCTOR SCIENCE & TECHNOLOGY, 2003, 16 (12): : 1493 - 1496
  • [8] An Automatic Placement Algorithm for Superconducting Rapid Single-Flux-Quantum Logic Circuits
    Fu, Rong-Liang
    Tang, Guang-Ming
    Huang, Junying
    Zhang, Zhi-Min
    IEEE TRANSACTIONS ON APPLIED SUPERCONDUCTIVITY, 2021, 31 (05)
  • [9] NbN Josephson Junctions for Single-Flux-Quantum Circuits
    Akaike, Hiroyuki
    Naito, Naoto
    Nagai, Yuki
    Fujimaki, Akira
    IEICE TRANSACTIONS ON ELECTRONICS, 2011, E94C (03) : 301 - 306
  • [10] New single-flux-quantum logic circuits with SQUIDs
    Harada, Yutaka
    IEICE Transactions on Electronics, 2002, E85-C (03) : 654 - 658