A 10 Bit 5 MS/s Column SAR ADC With Digital Error Correction for CMOS Image Sensors

被引:19
|
作者
Xie, Shuang [1 ]
Theuwissen, Albert [1 ,2 ]
机构
[1] Delft Univ Technol, Fac Elect Engn Math & Comp Sci, NL-2628 CD Delft, Netherlands
[2] Harvest Imaging, B-3960 Bree, Belgium
关键词
Capacitors; Switches; Calibration; Error correction; CMOS image sensors; Linearity; Timing; CMOS image sensor; digital error correction; successive approximation register; analog-to-digital converter; SAR; ADC; DEC; digital background calibration;
D O I
10.1109/TCSII.2019.2928204
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This brief proposes a successive approximation register (SAR) analog-to-digital converter (ADC) whose readout speed is improved by 33%, through applying a digital error correction (DEC) method, compared to an alternative without using the DEC technique. The proposed addition-only DEC alleviates the ADC's incomplete settling errors, hence improving conversion rate while maintaining accuracy. It is based on a binary bridged SAR architecture with 4 redundant capacitors and conversion cycles, which ensure the ADC's linearity of 10 bit within a 5 bit accuracy's settling time. The proposed SAR keeps the same straightforward timing diagram as that in a conventional SAR ADC, incurring no offset to the ADC. Measurement results of 15 columns of SAR ADCs, sampling at 5 MS/s on the same CMOS image sensor (CIS) chip, show integral nonlinearity (INL) around 3 LSB (1LSB = 1 mV), when sampling at 5 MHz, after a proposed swift digital background calibration that incurs no additional hardware complexity. The CIS array read out by the proposed column-level SAR ADCs is measured reasonable photoelectron transfer characteristics.
引用
收藏
页码:984 / 988
页数:5
相关论文
共 50 条
  • [1] A 9-bit 8.3 MS/s column SAR ADC with hybrid RC DAC for CMOS image sensors
    Liu, Mengyu
    Zhu, Sihui
    Xu, Yue
    MICROELECTRONICS JOURNAL, 2023, 131
  • [2] A CMOS image sensor with improved readout speed using column SAR ADC with digital error correction
    Xie, Shuang
    Theuwissen, Albert
    2019 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2019,
  • [3] A 10 bit 90 MS/s SAR ADC in a 65 nm CMOS Technology
    Digel, Johannes
    Groezing, Markus
    Berroth, Manfred
    2016 IEEE 16TH TOPICAL MEETING ON SILICON MONOLITHIC INTEGRATED CIRCUITS IN RF SYSTEMS (SIRF), 2016, : 110 - 112
  • [4] Low-power-consumption 9 bit 10 MS/s pipeline ADC for CMOS image sensors
    School of Electronic Information Engineering, Tianjin University, Tianjin 300072, China
    Pan Tao Ti Hsueh Pao, 2007, 12 (1924-1929):
  • [5] A 10-Bit 5 MS/s VCO-SAR ADC in 0.18-μm CMOS
    Xie, Yi
    Liang, Yuhua
    Liu, Maliang
    Liu, Shubin
    Zhu, Zhangming
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2019, 66 (01) : 26 - 30
  • [6] A 12-bit 100 MS/s pipelined SAR ADC with addition-only digital error correction
    Fan, Hua
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 81 (01) : 325 - 339
  • [7] A 12-bit 100 MS/s pipelined SAR ADC with addition-only digital error correction
    Hua Fan
    Analog Integrated Circuits and Signal Processing, 2014, 81 : 325 - 339
  • [8] Time Assisted SAR ADC with Bit-guess and Digital Error Correction
    Canal, Bruno
    Klimach, Hamilton D.
    Bampi, Sergio
    Balen, Tiago R.
    2022 35TH SBC/SBMICRO/IEEE/ACM SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2022), 2022,
  • [9] A 10-bit column-parallel cyclic ADC for high-speed CMOS image sensors
    韩烨
    李全良
    石匆
    吴南健
    Journal of Semiconductors, 2013, 34 (08) : 177 - 182
  • [10] A 10-bit column-parallel cyclic ADC for high-speed CMOS image sensors
    Han Ye
    Li Quanliang
    Shi Cong
    Wu Nanjian
    JOURNAL OF SEMICONDUCTORS, 2013, 34 (08)