From high-level modeling toward efficient and trustworthy circuits

被引:0
作者
Zaraket, Fadi A. [1 ]
Jaber, Mohamad [1 ]
Noureddine, Mohamad [2 ]
Falcone, Ylies [3 ]
机构
[1] Amer Univ Beirut, Beirut, Lebanon
[2] Univ Illinois, Performabil Engn Res Grp, Urbana, IL USA
[3] Univ Grenoble Alpes, INRIA, Lab Informat Grenoble, F-38000 Grenoble, France
关键词
Component-based design; Correct-by-construction; FPGA; Verification; VERIFICATION; SYSTEMS; DESIGN;
D O I
10.1007/s10009-017-0462-5
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
Behavior-interaction-priority (BIP) is a layered embedded system design and verification framework that provides separation of functionality, synchronization, and priority concerns to simplify system design and to establish correctness by construction. BIP framework comes with a runtime engine and a suite of verification tools that use D-Finder and NuSMV as model-checkers. In this paper, we provide a method and a supporting tool that take a BIP system and a set of invariants and compute a reduced sequential circuit with a system-specific scheduler and a designated output that is true when the invariants hold. Our method uses ABC, a sequential circuit synthesis and verification framework, to (1) generate an efficient circuit implementation of the system that can be readily translated into FPGA or ASIC implementations and to (2) verify the system and debug it in case a counterexample is found. Moreover, we generate a concurrent C implementation of the circuit that can be directly used for runtime verification. We evaluated our method with two benchmark systems, and our results show that, compared to existing techniques, our method is faster and scales to larger sizes.
引用
收藏
页码:143 / 163
页数:21
相关论文
共 59 条
  • [11] Component-based verification using incremental design and invariants
    Bensalem, Saddek
    Bozga, Marius
    Legay, Axel
    Thanh-Hung Nguyen
    Sifakis, Joseph
    Yan, Rongjie
    [J]. SOFTWARE AND SYSTEMS MODELING, 2016, 15 (02) : 427 - 451
  • [12] Bensalem S, 2009, LECT NOTES COMPUT SC, V5643, P614, DOI 10.1007/978-3-642-02658-4_45
  • [13] Berezin Sergey., 1998, COMPOSITIONAL REASON
  • [14] Biere A., 2009, Handbook of Satisfiability, VVolume 185
  • [15] DAG-Aware circuit compression for formal verification
    Bjesse, P
    Borälv, A
    [J]. ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 42 - 49
  • [16] Bjesse P., 2004, INT C COMP AID DES
  • [17] Bjesse Per., 2000, Formal Methods in Computer-Aided Design
  • [18] A framework for automated distributed implementation of component-based models
    Bonakdarpour, Borzoo
    Bozga, Marius
    Jaber, Mohamad
    Quilbeuf, Jean
    Sifakis, Joseph
    [J]. DISTRIBUTED COMPUTING, 2012, 25 (05) : 383 - 409
  • [19] Bradley AR, 2007, FMCAD 2007: FORMAL METHODS IN COMPUTER AIDED DESIGN, PROCEEDINGS, P173, DOI 10.1109/.15
  • [20] Bradley AR, 2011, LECT NOTES COMPUT SC, V6538, P70, DOI 10.1007/978-3-642-18275-4_7