A bridging model for branch-and-bound algorithms on multi-core architectures

被引:0
|
作者
Savadi, Abdorreza [1 ]
Deldari, Hossein [2 ]
机构
[1] Ferdowsi Univ Mashhad, Dept Comp Engn, Mashhad, Iran
[2] Islamic Azad Univ Mashhad Branch IAUM, Dept Comp Engn, Mashhad, Iran
来源
2012 FIFTH INTERNATIONAL SYMPOSIUM ON PARALLEL ARCHITECTURES, ALGORITHMS AND PROGRAMMING (PAAP) | 2012年
关键词
Multi-BSP; Branch-and-Bound(BaB); Parallel Model; Multi-core architectures; Cache Memory Hierarchy; SEARCH;
D O I
10.1109/PAAP.2012.41
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Nowadays, the evolution of multi-core architectures goes towards increasing the number of cores and levels of cache. Meanwhile, current typical parallel programming languages are unable to exploit the potential of these processors efficiently. In order to achieve desired performance on these hardwares we need to understand architectural parameters appropriately and also apply them in algorithm design. Computational models such as Multi-BSP, illustrate these parameters and explain adequate methods for designing algorithms on multi-cores. One of applicable categories of problems is Branch-and-Bound (BaB) that needs to be adapted by such model for implementing on these systems. In this paper, we have attempted to make a mapping between BaB run-time tree and the Memory Hierarchy Tree (MT) of multi-core processor. Multi-BSP model inspired us to introduce Multi-BaB model. Analogous to Multi-BSP analysis, bounds for communication and synchronization costs have been presented in the paper respecting BaB algorithms. This work is a step towards making multi-core programming efficient and tries to obtain correct analysis of BaB algorithm behavior on multi-core architectures.
引用
收藏
页码:235 / 241
页数:7
相关论文
共 24 条
  • [21] An Embedded Multi-core Parallel Model for Real-time Stereo Imaging
    He, Wenjing
    Hu, Jian
    Niu, Jingyu
    Li, Chuanrong
    Liu, Guangyu
    NINTH INTERNATIONAL CONFERENCE ON GRAPHIC AND IMAGE PROCESSING (ICGIP 2017), 2018, 10615
  • [22] Characterizing the Inter-Thread Interference of Multi-Core Architectures for Accurate WCET Estimations of Real-Time Applications
    Chen, Fangyuan
    Zhang, Dongsong
    Wang, Zhiying
    PRZEGLAD ELEKTROTECHNICZNY, 2012, 88 (7B): : 332 - 335
  • [23] Cache-conscious off-line real-time scheduling for multi-core platforms: algorithms and implementation
    Viet Anh Nguyen
    Damien Hardy
    Isabelle Puaut
    Real-Time Systems, 2019, 55 : 810 - 849
  • [24] Cache-conscious off-line real-time scheduling for multi-core platforms: algorithms and implementation
    Viet Anh Nguyen
    Hardy, Damien
    Puaut, Isabelle
    REAL-TIME SYSTEMS, 2019, 55 (04) : 810 - 849