A Novel High-Speed Low-Power Binary Signed-Digit Adder

被引:0
|
作者
Timarchi, Somayeh [1 ]
Ghayour, Parham [1 ]
Shahbahrami, Asadollah [2 ]
机构
[1] Shahid Beheshti Univ, Dept Elect & Comp Engn, Tehran, Iran
[2] Univ Guilan, Dept Comp Engn, Rasht, Iran
来源
2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS) | 2012年
关键词
Redundant addition; binary signed digit number system; high-speed low-power arithmetic; FPGA; VLSI;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Addition is one of the most important arithmetic operations in digital computation. Optimization of adders' speed, power, and area is a challenging task. To this end, redundant number system has been proposed in the literatures. In this paper, we propose a new redundant binary signed-digit adder that not only utilizes specific encoding for the input operands, but also uses a new efficient adder structure. Using this technique we can generate low power signed digit adders that perform fast additions. The comparisons show delay, power and area reduction both on FPGA and Synopsys Design Vision tool.
引用
收藏
页码:70 / 74
页数:5
相关论文
共 50 条
  • [41] LOW-COMPLEXITY HIGH-SPEED 4-D TCM DECODER
    He, Jinjin
    Wang, Zhongfeng
    Liu, Huaping
    2008 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS: SIPS 2008, PROCEEDINGS, 2008, : 216 - 220
  • [42] OPTIMIZING VLSI ARCHITECTURE WITH CARRY LOOK AHEAD TECHNOLOGY BASED HIGH-SPEED INEXACT SPECULATIVE ADDER
    Pragadeswaran, S.
    Vasanthi, M.
    Boopathy, E. Veera
    Suthakaran, S.
    Madhumitha, S.
    Ragupathi, N.
    Nikesh, R.
    Devi, R. Preethika
    ARCHIVES FOR TECHNICAL SCIENCES, 2024, (31): : 220 - 229
  • [43] Low-Power, High-Speed Unified and Scalable Word-Based Radix 8 Architecture for Montgomery Modular Multiplication in GF(P) and GF(2n)
    Ibrahim, Atef
    Elsimary, Hamed
    Gebali, Fayez
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2014, 39 (11) : 7847 - 7863
  • [44] Low-Power, High-Speed Unified and Scalable Word-Based Radix 8 Architecture for Montgomery Modular Multiplication in GF(P) and GF(2n)
    Atef Ibrahim
    Hamed Elsimary
    Fayez Gebali
    Arabian Journal for Science and Engineering, 2014, 39 : 7847 - 7863
  • [45] Novel Architecture for Low-Power CNTFET-Based Compressors
    Gavaber, Morteza Dadashi
    Poorhosseini, Mehrdad
    Mozafari, Saadat Pour
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (12)
  • [46] A Novel Low-power Neuromorphic Circuit based on Izhikevich Model
    Sapounaki, Maria
    Kakarountas, Athanasios
    2021 10TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2021,
  • [47] High-speed hardware architecture of scalar multiplication for binary elliptic curve cryptosystems
    Rashidi, Bahram
    Sayedi, Sayed Masoud
    Farashahi, Reza Rezaeian
    MICROELECTRONICS JOURNAL, 2016, 52 : 49 - 65
  • [48] A novel high-speed trellis-coded modulation codec
    Hu, X
    Dinh, A
    IEEE CCEC 2002: CANADIAN CONFERENCE ON ELECTRCIAL AND COMPUTER ENGINEERING, VOLS 1-3, CONFERENCE PROCEEDINGS, 2002, : 422 - 426
  • [49] Low-power and High-performance 5:2 Compressors
    Najafi, Amir
    Najafi, Ardalan
    Mirzakuchaki, Sattar
    2014 22ND IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2014, : 33 - 37
  • [50] Hardware Implementation of Low Complexity High-speed Perceptron Block
    Choudhury, Rituparna
    Ahamed, Shaik Rafi
    Guha, Prithwijit
    2022 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 22), 2022, : 26 - 30