A Novel High-Speed Low-Power Binary Signed-Digit Adder

被引:0
|
作者
Timarchi, Somayeh [1 ]
Ghayour, Parham [1 ]
Shahbahrami, Asadollah [2 ]
机构
[1] Shahid Beheshti Univ, Dept Elect & Comp Engn, Tehran, Iran
[2] Univ Guilan, Dept Comp Engn, Rasht, Iran
来源
2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS) | 2012年
关键词
Redundant addition; binary signed digit number system; high-speed low-power arithmetic; FPGA; VLSI;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Addition is one of the most important arithmetic operations in digital computation. Optimization of adders' speed, power, and area is a challenging task. To this end, redundant number system has been proposed in the literatures. In this paper, we propose a new redundant binary signed-digit adder that not only utilizes specific encoding for the input operands, but also uses a new efficient adder structure. Using this technique we can generate low power signed digit adders that perform fast additions. The comparisons show delay, power and area reduction both on FPGA and Synopsys Design Vision tool.
引用
收藏
页码:70 / 74
页数:5
相关论文
共 50 条
  • [21] Low-power and high-speed VLSI architecture for lifting-based forward and inverse wavelet transform
    Lan, XG
    Zheng, NN
    Liu, YH
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2005, 51 (02) : 379 - 385
  • [22] Mixed Full Adder topologies for high-performance low-power arithmetic circuits
    Alioto, M.
    Di Cataldo, G.
    Palumbob, G.
    MICROELECTRONICS JOURNAL, 2007, 38 (01) : 130 - 139
  • [23] High-Efficient, Ultra-Low-Power and High-Speed 4:2 Compressor with a New Full Adder Cell for Bioelectronics Applications
    Ayoub Sadeghi
    Nabiollah Shiri
    Mahmood Rafiee
    Circuits, Systems, and Signal Processing, 2020, 39 : 6247 - 6275
  • [24] High-Speed Hybrid Multiplier Design Using a Hybrid Adder with FPGA Implementation
    Thamizharasan, V.
    Kasthuri, N.
    IETE JOURNAL OF RESEARCH, 2023, 69 (05) : 2301 - 2309
  • [25] High-Efficient, Ultra-Low-Power and High-Speed 4:2 Compressor with a New Full Adder Cell for Bioelectronics Applications
    Sadeghi, Ayoub
    Shiri, Nabiollah
    Rafiee, Mahmood
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2020, 39 (12) : 6247 - 6275
  • [26] Low-Power and High-Performance 1-Bit CMOS Full-Adder Cell
    Navi, Keivan
    Kavehei, Omid
    Ruholamini, Mahnoush
    Sahafi, Amir
    Mehrabi, Shima
    Dadkhahi, Nooshin
    JOURNAL OF COMPUTERS, 2008, 3 (02) : 48 - 54
  • [27] Design of Low Power High Speed Full Adder Cell with XOR/XNOR Logic Gates
    Alluri, Sudhakar
    Dasharatha, M.
    Naik, B. Rajendra
    Reddy, N. S. S.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 565 - 570
  • [28] Area-Time-Power Efficient FFT Architectures Based on Binary-Signed-Digit CORDIC
    Mahdavi, Hossein
    Timarchi, Somayeh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (10) : 3874 - 3881
  • [29] High-speed and reduced-area modular adder structures for RNS
    Hiasat, AA
    IEEE TRANSACTIONS ON COMPUTERS, 2002, 51 (01) : 84 - 89
  • [30] Design of High-Speed Low Power Computational Blocks for DSP Processors
    Manga, N. Alivelu
    Tallapragada, V. V. Satyanarayana
    Kumar, G. V. Pradeep
    Goud, R. Sai Prasad
    REVISTA GEINTEC-GESTAO INOVACAO E TECNOLOGIAS, 2021, 11 (02): : 1419 - 1429