A Novel High-Speed Low-Power Binary Signed-Digit Adder

被引:0
|
作者
Timarchi, Somayeh [1 ]
Ghayour, Parham [1 ]
Shahbahrami, Asadollah [2 ]
机构
[1] Shahid Beheshti Univ, Dept Elect & Comp Engn, Tehran, Iran
[2] Univ Guilan, Dept Comp Engn, Rasht, Iran
来源
2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS) | 2012年
关键词
Redundant addition; binary signed digit number system; high-speed low-power arithmetic; FPGA; VLSI;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Addition is one of the most important arithmetic operations in digital computation. Optimization of adders' speed, power, and area is a challenging task. To this end, redundant number system has been proposed in the literatures. In this paper, we propose a new redundant binary signed-digit adder that not only utilizes specific encoding for the input operands, but also uses a new efficient adder structure. Using this technique we can generate low power signed digit adders that perform fast additions. The comparisons show delay, power and area reduction both on FPGA and Synopsys Design Vision tool.
引用
收藏
页码:70 / 74
页数:5
相关论文
共 50 条
  • [1] Novel Binary Signed-Digit Addition Algorithm for FPGA Implementation
    Tanaka, Yuuki
    Suzuki, Yuuki
    Wei, Shugang
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (09)
  • [2] High-Speed and Low-Power VLSI-Architecture for Inexact Speculative Adder
    Shrestha, Rahul
    2017 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2017,
  • [3] A Unified Signed-Digit Adder for High-Radix Modular Exponentiation on GF(p) and GF(2P)
    Wang, Yi
    Maskell, Douglas L.
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 683 - +
  • [4] Improving Architectures of Binary Signed-Digit CORDIC With Generic/Specific Initial Angles
    Mahdavi, Hossein
    Timarchi, Somayeh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2020, 67 (07) : 2297 - 2304
  • [5] Area-Time-Power Efficient Maximally Redundant Signed-Digit Modulo 2n − 1 Adder and Multiplier
    Somayeh Timarchi
    Negar Akbarzadeh
    Circuits, Systems, and Signal Processing, 2019, 38 : 2138 - 2164
  • [6] Area-Time-Power Efficient Maximally Redundant Signed-Digit Modulo 2n-1 Adder and Multiplier
    Timarchi, Somayeh
    Akbarzadeh, Negar
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2019, 38 (05) : 2138 - 2164
  • [7] Design of Low-Power High-Speed Truncation-Error-Tolerant Adder and Its Application in Digital Signal Processing
    Zhu, Ning
    Goh, Wang Ling
    Zhang, Weija
    Yeo, Kiat Seng
    Kong, Zhi Hui
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (08) : 1225 - 1229
  • [8] High-Speed Low-Power Viterbi Decoder Design for TCM Decoders
    He, Jinjin
    Liu, Huaping
    Wang, Zhongfeng
    Huang, Xinming
    Zhang, Kai
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (04) : 755 - 759
  • [9] On mixed PTL/static logic for low-power and high-speed circuits
    Cho, GR
    Chen, T
    VLSI DESIGN, 2001, 12 (03) : 399 - 406
  • [10] VLSI implementation of a high-speed and low-power punctured Viterbi decoder
    Li, Q
    You, YX
    Wang, JX
    Ye, YZ
    2002 IEEE REGION 10 CONFERENCE ON COMPUTERS, COMMUNICATIONS, CONTROL AND POWER ENGINEERING, VOLS I-III, PROCEEDINGS, 2002, : 1205 - 1208