A Compact, Low-Power and Low-Jitter Dual-Loop Injection Locked PLL Using All-Digital PVT Calibration

被引:94
作者
Musa, Ahmed [1 ]
Deng, Wei [2 ]
Siriburanon, Teerachot [2 ]
Miyahara, Masaya [2 ]
Okada, Kenichi [2 ]
Matsuzawa, Akira [2 ]
机构
[1] NTT Microsyst Integrat Labs, Adv Ubiquitous Commun Circuits Res Grp, Atsugi, Kanagawa 2430198, Japan
[2] Tokyo Inst Technol, Dept Phys Elect, Tokyo 1528552, Japan
关键词
ADPLL; all-digital; CMOS; dual-injection; FLL; injection locking; logic gates; logic synthesis; low jitter; low phase noise; low power; PLL; PVT calibration; small area; small spur; synthesized; CLOCK MULTIPLIER; PHASE NOISE; OSCILLATOR;
D O I
10.1109/JSSC.2013.2284651
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a low-jitter, low-power and a small-area injection-locked all-digital PLL (IL-ADPLL). It consists of a dual-loop and a dual-VCO architecture in which one VCO (Replica) is placed in a TDC-less synthesizable ADFLL to provide continuous tracking of voltage and temperature variations. The other VCO (main) shares the control voltage with the replica VCO but is placed outside the loop and is injection-locked to lower its jitter and accurately set its frequency to the desired one. This approach avoids timing problems in the conventional ILPLL since the injection-locked VCO is placed outside the feedback loop. It also achieves a low power and a small area, due to the absence of a power hungry TDC and an area-consuming loop filter, while tracking any PVT variations. The IL-ADPLL is implemented in a 65 nm CMOS process and measurement results show that it achieves a 0.7ps RMS jitter at 1.2 GHz while having 1.6 mW and 0.97 mW power consumption with and without intermittent operation resulting in an FOM of -243 dB. It also consumes an area of only 0.022 mm(2) resulting in the best performance-area trade-off system presented up-to-date.
引用
收藏
页码:50 / 60
页数:11
相关论文
共 25 条
[1]  
Ali T. A., 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P466, DOI 10.1109/ISSCC.2011.5746400
[2]  
[Anonymous], 2012 IEEE ISSCC FEB
[3]  
[Anonymous], 2006, ALL DIGITAL FREQUENC
[4]  
August N., 2012, 2012 IEEE International Solid-State Circuits Conference (ISSCC), P246, DOI 10.1109/ISSCC.2012.6176995
[5]   1-GHz and 2.8-GHz CMOS injection-locked ring oscillator prescalers [J].
Betancourt-Zamora, RJ ;
Verma, S ;
Lee, TH .
2001 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2001, :47-50
[6]  
Che-Fu Liang, 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P90, DOI 10.1109/ISSCC.2011.5746232
[7]  
Deng W, 2013, ISSCC DIG TECH PAP I, V56, P248, DOI 10.1109/ISSCC.2013.6487720
[8]   A 2.2GHz Sub-Sampling PLL with 0.16psrms Jitter and-125dBc/Hz In-band Phase Noise at 700μW Loop-Components Power [J].
Gao, Xiang ;
Klumperink, Eric ;
Socci, Gerard ;
Bohsali, Mounir ;
Nauta, Bram .
2010 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2010, :139-+
[9]   A highly digital MDLL-based clock multiplier that leverages a self-scrambling time-to-digital converter to achieve subpicosecond jitter performance [J].
Helal, Bela M. ;
Straayer, Matthew Z. ;
Wei, Gu-Yeon ;
Perrott, Michael H. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) :855-863
[10]   A Low Jitter Programmable Clock Multiplier Based on a Pulse Injection-Locked Oscillator With a Highly-Digital Tuning Loop [J].
Helal, Belal M. ;
Hsu, Chun-Ming ;
Johnson, Kerwin ;
Perrott, Michael H. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2009, 44 (05) :1391-1400