Parametric Fault Testing and Performance Characterization of Post-Bond Interposer Wires in 2.5-D ICs

被引:6
|
作者
Huang, Li-Ren [1 ]
Huang, Shi-Yu [1 ]
Tsai, Kun-Han [2 ]
Cheng, Wu-Tung [2 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 300, Taiwan
[2] Mentor Graph Corp, Silicon Test Solut Div, Wilsonville, OR 97070 USA
关键词
2.5-D stacked integrated circuit (IC); delay characterization; delay testing; interposer wire; post-bond IC; resistive bridging fault; DELAY;
D O I
10.1109/TCAD.2013.2290589
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper addresses the testing and characterization of interposer wires in a 2.5-D stacked integrated circuit, which is essential for yield learning and silicon debug. The proposed method provides a number of distinctive features beyond previous works on interposer wire testing. First, we target not only catastrophic types of faults (such as stuck-at faults or hard bridging faults), but also parametric types of faults (including both resistive open faults and resistive bridging faults between interposer wires). Second, our method can also be used to characterize the propagation delay across each fault-free interposer wire.
引用
收藏
页码:476 / 488
页数:13
相关论文
共 36 条
  • [1] Delay Testing and Characterization of Post-Bond Interposer Wires in 2.5-D ICs
    Huang, Shi-Yu
    Huang, Li-Ren
    Tsai, Kun-Han
    Cheng, Wu-Tung
    2013 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2013,
  • [2] Scan-Based Testing of Post-Bond Silicon Interposer Interconnects in 2.5-D ICs
    Wang, Ran
    Chakrabarty, Krishnendu
    Eklow, Bill
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (09) : 1410 - 1423
  • [3] Post-Bond Testing of the Silicon Interposer and Micro-Bumps in 2.5D ICs
    Wang, Ran
    Chakrabarty, Krishnendu
    Eklow, Bill
    2013 22ND ASIAN TEST SYMPOSIUM (ATS), 2013, : 147 - 152
  • [4] Characterization and Simulation for 2.5-D Interposer
    Pan, Chung-Long
    Huang, Yu-Jung
    Wang, Chun-Yi
    2015 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2015, : 74 - 77
  • [5] Prebond Testing and Test-Path Design for the Silicon Interposer in 2.5-D ICs
    Wang, Ran
    Li, Zipeng
    Kannan, Sukeshwar
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (08) : 1406 - 1419
  • [6] A Unified Method for Parametric Fault Characterization of Post-Bond TSVs
    Lin, Yu-Hsiang
    Huang, Shi-Yu
    Tsai, Kun-Han
    Cheng, Wu-Tung
    Sunter, Stephen
    PROCEEDINGS INTERNATIONAL TEST CONFERENCE 2012, 2012,
  • [7] Low-Cost Post-Bond Testing of 3-D ICs Containing a Passive Silicon Interposer Base
    Chi, Chun-Chuan
    Marinissen, Erik Jan
    Goel, Sandeep Kumar
    Wu, Cheng-Wen
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (11) : 2388 - 2401
  • [8] Interconnect Testing and Test-Path Scheduling for Interposer-Based 2.5-D ICs
    Wang, Ran
    Chakrabarty, Krishnendu
    Bhawmik, Sudipta
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (01) : 136 - 149
  • [9] Pre-Bond Testing of the Silicon Interposer in 2.5D ICs
    Wang, Ran
    Li, Zipeng
    Kannan, Sukeshwar
    Chakrabarty, Krishnendu
    PROCEEDINGS OF THE 2016 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2016, : 978 - 983
  • [10] Post-Bond Testing of 2.5D-SICs and 3D-SICs Containing a Passive Silicon Interposer Base
    Chi, Chun-Chuan
    Marinissen, Erik Jan
    Goel, Sandeep Kumar
    Wu, Cheng-Wen
    2011 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2011,