Performance-Driven Clustering of Asynchronous Circuits

被引:0
作者
Dimou, Georgios D. [1 ]
Beerel, Peter A. [1 ]
Lines, Andrew M. [1 ]
机构
[1] Fulcrum Microsyst Inc, Calabasas, CA 91302 USA
来源
INTEGRATED CIRCUIT AND SYSTEM DESIGN: POWER AND TIMING MODELING, OPTIMIZATION, AND SIMULATION | 2011年 / 6951卷
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes a novel approach for generating asynchronous circuits from HDL specifications by clustering the synthesized gates into asynchronous pipeline stages while preserving liveness, meeting throughput constraints, and minimizing area. The method enables a form of automatic re-pipelining in which the throughput of the resulting design is not limited to the clock frequency or the level of pipelining in the original RTL specification. The method is design-style agnostic and is thus applicable to many asynchronous design styles.
引用
收藏
页码:92 / 101
页数:10
相关论文
共 12 条
[1]  
Beerel P.A., 2011, IEEE DESIGN TEST SEP
[2]  
Beerel P. A., 2010, A Designer's Guide to Asynchronous VLSI
[3]   Slack matching asynchronous designs [J].
Beerel, Peter A. ;
Lines, Andrew ;
Davies, Mike ;
Kim, Nam-Hoon .
12TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, PROCEEDINGS, 2006, :184-194
[4]  
Cortadella J., 2006, IEEE T COMPUTER OCT
[5]  
Dimou G., 2009, THESIS U SO CALIFORN
[6]  
Golani P., 2011, DES AUT TEST EUR C E
[7]   Design of asynchronous circuits using synchronous CAD tools [J].
Kondratyev, A ;
Lwin, K .
IEEE DESIGN & TEST OF COMPUTERS, 2002, 19 (04) :107-117
[8]  
Reese R.B., 2005, IEEE T COMPUTERS JUL
[9]  
Reese R.B., 2003, P IEEE COMP SOC ANN
[10]  
Smirnov B., 2005, P 5 INT C APPL CONC